Uli Schäfer JEM hardware / test JEM0 test programme Mainz standalone RAL sub-slice test JEM re-design Heidelberg slice test.

Slides:



Advertisements
Similar presentations
Uli Schäfer Trigger Status JEP (JET/ENERGY PROCESSOR) Komponenten JEM0 (JET/ENERGY MODULE) -Hardware -Firmware JEM1 nächste Tests / Termine Production.
Advertisements

TileCal Optical Multiplexer Board 9U VME Prototype Cristobal Cuenca Almenar IFIC (Universitat de Valencia-CSIC)
Uli Schäfer JEM Status and Test Results Hardware status JEM0 Hardware status JEM1 RAL test results.
Uli Schäfer JEM Status and plans Hardware status JEM0 Hardware status JEM1 Plans.
8 th Workshop on Electronics for LHC experiments - Colmar- September 9 th -13 th 2002Gilles MAHOUT Prototype Cluster Processor Module for the ATLAS Level-1.
5th April, 2005JEM FDR1 JEM FDR: Design and Implementation JEP system requirements Architecture Modularity Data Formats Data Flow Challenges : Latency.
JET Algorithm Attila Hidvégi. Overview FIO scan in crate environment JET Algorithm –Hardware tests (on JEM 0.2) –Results and problems –Ongoing work on.
Phase-0 Topological Processor Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
ATLAS L1 Calorimeter Trigger Upgrade - Uli Schäfer, MZ -
GOLD Status and Phase-1 Plans Andi E. & Uli S. Uli Schäfer 1.
Uli Schäfer 1 BLT – status – plans BLT – backplane and link tester Recent backplane test results Test plans – week June 15.
Phase-0 topological processor Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
Level-1 Topology Processor for Phase 0/1 - Hardware Studies and Plans - Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
JEM upgrades and optical data transmission to FEX for Phase 1 Andi E. & Uli S. Uli Schäfer 1.
Uli Schäfer 1 (Not just) Backplane transmission options Upgrade will always be in 5 years time.
Uli Schäfer 1 Mainz L1Calo upgrade activities news – BLT hardware/firmware status.
Cluster Processor Module : Status, test progress and plan Joint Meeting, Mainz, March 2003.
Uli Schäfer JEM Plans Status (summary) Further standalone tests Sub-slice test programme JEM re-design Slice test.
Uli Schäfer JEM0 Status (summary) 3 JEM0s up and running: JEM0.0 used for standalone tests only (Mainz) JEM0.1 fully qualified module0 JEM0.2 (like JEM0.1.
Uli Schäfer 1 JEM: Status and plans Pre-Production modules Status Plans.
Uli Schäfer 1 JEM PRR Design changes Post-FDR tests FDR issues.
Uli Schäfer JEM0 JEM0 Hardware : overview, history, and status JEM0 Firmware : algorithms, status JEM - The next iteration : many questions, few answers.
Uli Schäfer 1 (Not just) Backplane transmission options.
5th April, 2005JEM FDR1 Energy Sum Algorithm In all stages saturate outputs if input is saturated or arithmetic overflow occurs Operate on 40Mb/s data.
S. Silverstein For ATLAS TDAQ Level-1 Trigger updates for Phase 1.
Uli Schäfer JEM0 hardware history and status JEM - The next iteration : many questions, few answers test plans and time scale.
Uli Schäfer 1 JEM1: Status and plans Hardware status Firmware status Plans.
Uli Schäfer JEM0 (*) JEM0 Hardware : overview, history, and status JEM0 Firmware : algorithms, status JEM – plans and timescale (*) Module0 specifications.
Uli Schäfer 1 JEM: Status and plans Pre-Production modules Status Plans.
Uli Schäfer JEM Status and plans Firmware -Algorithms -Tools -Status Hardware -JEM1 -Status Plans.
Uli Schäfer 1 JEM: Status and plans JEM1.2 Status Test results Plans.
Uli Schäfer 1 (Not just) Backplane transmission options Uli, Sam, Yuri.
Uli Schäfer 1 JEM1: Status and plans JEM1.1 Status Plans.
Uli Schäfer 1 CP/JEP backplane test module What’s the maximum data rate into the S-CMM for phase-1 upgrade ?
Uli Schäfer 1 Production modules Status Plans JEM: Status and plans.
Uli Schäfer 1 JEM1: Status and plans Hardware status Firmware status Plans.
Uli Schäfer 1 JEM Test Strategies Current plan: no JTAG tests at R&S  initial tests done at MZ Power-up / currents Connectivity tests (JTAG) per (daughter)
Uli Schäfer JEM Status and plans RAL test results Hardware status Firmware Plans.
Uli Schäfer JEM1 In input modules T,S probably mix of φ-bins 5,6 due to routing problems of high-speed LVDS links With current algorithm rounding errors.
Uli Schäfer 1 JEM1: Status and plans power Jet Sum R S T U VME CC RM ACE CAN Flash TTC JEM1.0 status JEM1.1 Plans.
Uli Schäfer 1 (Not just) Backplane transmission options.
Uli Schäfer JEM Status and plans Firmware Hardware status JEM1 Plans.
Uli Schäfer 1 JEM: Status and plans Production / commissioning Plans.
Uli Schäfer JEM Status and plans Algorithms Hardware JEM0, JEM1 Tests Plans.
Uli Schäfer 1 Production modules Status Plans JEM: Status and plans.
Uli Schäfer 1 FPGAs for high performance – high density applications Intro Requirements of future trigger systems Features of recent FPGA families 9U *
Global Trigger H. Bergauer, K. Kastner, S. Kostner, A. Nentchev, B. Neuherz, N. Neumeister, M. Padrta, P. Porth, H. Rohringer, H. Sakulin, J. Strauss,
Status and planning of the CMX Philippe Laurens for the MSU group Level-1 Calorimeter Trigger General Meeting, CERN May 24, 2012.
CMX (Common Merger eXtension module) Y. Ermoline for CMX collaboration Preliminary Design Review, Stockholm, 29 June 2011.
Topology System Uli Schäfer 1 B.Bauß, V.Büscher, W.Ji, U.Schäfer, A.Reiß, E.Simioni, S.Tapprogge, V.Wenzel.
Atlas L1Calo CMX Card CMX is upgrade of CMM with higher capacity 1)Inputs from JEM or CPM modules – 40 → 160Mbps (400 signals) 2)Crate CMX to System CMX.
Hardware status GOLD Generic Opto Link Demonstrator Assess the use of optical backplane connectivity for use on L1Calo Uli Schäfer 1.
Uli Schäfer 1 JEM configurator progress FPGAs are RAM-based programmable logic devices Need to be loaded with a ‘configuration’ after power-up, so as to.
L1Topo-phase0 Uli Schäfer 1. Topo GOLD successfully used to explore technologies and initially verify 6.4Gb/s link integrity over moderate length electrical.
Status of Global Trigger Global Muon Trigger Sept 2001 Vienna CMS-group presented by A.Taurok.
Uli Schäfer 1 JEM Status and plans Hardware -JEM1 -Status Firmware -Algorithms -Status Plans.
CMX status and plans Yuri Ermoline for the MSU group Level-1 Calorimeter Trigger Joint Meeting CERN, October 2012,
CMX status Yuri Ermoline for the MSU group Mini-TDAQ week, CERN, 9-11 July 2012,
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
Ideas about Tests and Sequencing C.N.P.Gee Rutherford Appleton Laboratory 3rd March 2001.
ATLAS Trigger / current L1Calo Uli Schäfer 1 Jet/Energy module calo µ CTP L1.
JFEX Uli Schäfer 1 Mainz. L1Calo Phase-1 System Uli Schäfer 2 CPM JEM CMX Hub L1Topo ROD JMM PPR From Digital Processing System CPM JEM CMX Hub L1Topo.
Samuel Silverstein Stockholm University CMM++ firmware development Backplane formats (update) CMM++ firmware.
JET Algorithm Attila Hidvégi. Overview FIO scan in crate environment JET Algorithm –Hardware tests (on JEM 0.2) –Results and problems –Some VHDL tips.
L1Topo post review Uli Schäfer 1 Observations, options, effort, plans Uli.
Uli Schäfer 1 Mainz R&D activities. Uli Schäfer 2 MZ R&D BLT has been built and tested (backplane transmission only). A few minor issues were found. Possible.
ATLAS calorimeter and topological trigger upgrades for Phase 1
Implementation of the Jet Algorithm ATLAS Level-1 Calorimeter Trigger
ATLAS: Level-1 Calorimeter Trigger
(Not just) Backplane transmission options
Presentation transcript:

Uli Schäfer JEM hardware / test JEM0 test programme Mainz standalone RAL sub-slice test JEM re-design Heidelberg slice test

Uli Schäfer Redesign: current JEM0.1 module 88 de-serialisers : DS92LV Input Processors : XC2S200 Main Processor XCV600E/1000E

Uli Schäfer JEM0.0 -top view- Main Input proc. Deser. terminator

Uli Schäfer Standalone tests at Mainz, JEM0.1 VME: no dedicated tests, VME used to test all other aspects of JEM functionality. Timing: No TTC available at Mainz (TTCvi missing). No expertise nor resources available to set up a system in Mainz. Currently using 40MHz clock from DSS. Real-time D.P. (sum): 88 de-serialisers to be fed by link replicator module via twist’n flat cable. Results  spy memory  VME. Test vectors: Thomas (Gilles). Backplane signals to be checked with oscilloscope. RTDP (jet): Need help from Stockholm. For data integrity inter-JEM communication requires programmable clock in main processor. This is available from the TTCrx only. Standalone tests w. external delay unit and micro-backplane feeding the FIO lines back to the same JEM ? DAQ&ROI: No test hardware available. Data could be sunk into DSS, if required (ROC firmware to be completed first!). Configurator: currently FPGA configuration via VME only. No further work will be done on configuration hardware. On future JEMs use CP-compatible configurator hardware. No tests at Mainz. CAN: no compatible hardware on the final modules  no effort to complete and test the ELMB-based DCS interface.

Uli Schäfer JEM0.1 Sub-slice test at RAL (MZ and Stockholm) Start tests at RAL in autumn after first successful CPM tests Timing with TTC Inter-JEM communication on PB Merger communication Slice data into RODs Hardware required (in this order…) : powered crate w. backplane 2 JEM0s w. TTC daughter Access to TTC-system for non-exclusive use Sum & jet merger ROD(s) (+6U-crate, CPUs, 1 DSS, on-line software … shipped from Mainz)

Uli Schäfer Redesign : JEM0.9 (capture starts 8/2002) Need to turn main processor into Virtex2 (hardware multipliers)  B/Scan-able deserialisers : 6-channel device SCAN –Compatible to DS92LV1021/3 series (same core ?) –196-pin, 1mm BGA package Need to increase logic resources on Input Processors (see next slide)  Try to use only one FPGA family on JEM  Virtex2 (cost !) Turn on-board VME to proper VME--, if device pin count allows Finalise TTC circuitry Bring DCS, FPGA configurator, and TTCrx access(VME) in line with CPM design. Try to provide enough resources to also unify DAQ/ROI code at a later stage. Re-targeting VHDL code to Virtex2 will require some ( minor ) work on instantiated components: DLL  DCM, 4kbit RAM  18kbit RAM

Uli Schäfer Input Processors On JEM0.1: XC2S200-7FG456C too small Upgrade to: $67 (costing)cheap $160  $160 1/3 of $525/3! 520€ incl. VAT All devices have similar logic resources, XC2S300 is low in block memory resources, no further upgrade available in Spartan family. Speed grades are equivalent. All pricing Avnet.com base price. Virtex2 will allow to drop terminator resistors (DCI)

Uli Schäfer FPGAs on JEM0.9 Pin budget (real-time data path only): Main processor (80Mb/s in+merger out)385+50=435 Input processor (des. in + 80Mb/s out)24*12+3*35=393 + clocks + VME + ROC + configuration pins… XC2V1500-FF896 has 528 user I/O For the main processor an upgrade to XC2V2000 (624 user I/O) might be considered (decide soon).

Uli Schäfer JEM0.9 Main Processor Input Processor 15* ' LVDS links 6 links per de-serialiser config timing ROC G G 15 x 6-channel de- serialisers : SCAN Input Processors : XC2V1500 Main Processor XC2V1500/2000 Final partitioning of serialisation into FPGA devices to be discussed Compatibility of control circuitry to CP ! VME DCS 6

Uli Schäfer Slice test at HD In early 2003 JEM0.9 should be available. It is assumed to be B/Scan-able to a large extent and firmware compatible to JEM0.1, as far as RTDP, DAQ&ROI, playback & spy are concerned  move to HD after quick standalone tests (assuming ongoing tests on JEM0.1 do not reveal problems at a late stage). Repeat previous sub-slice tests Run ROI tests with 3 or 4 modules Test all circuitry not available on JEM0.1 in full slice.