Discussion D2: Gigascale Integration(GSI) Interconnect Limits and N-Tier Multilevel Interconnect Architectural Solutions Moderator: Jeff A. Davis Contributors:

Slides:



Advertisements
Similar presentations
Opportunities for Gigascale Integration in Three Dimensional Architectures James Joyner, Payman Zarkesh-Ha, Jeffrey Davis, and James Meindl Microelectronics.
Advertisements

An International Technology Roadmap for Semiconductors
Kwangok Jeong and Andrew B. Kahng UCSD VLSI CAD Laboratory
Introduction to CMOS VLSI Design Lecture 21: Scaling and Economics
Caltech CS184a Fall DeHon1 CS184a: Computer Architecture (Structures and Organization) Day6: October 11, 2000 Instruction Taxonomy VLSI Scaling.
EE466: VLSI Design Lecture 11: Wires
EE 447 VLSI Design Lecture 5: Wires. EE 447VLSI Design 6: Wires2 Outline Introduction Wire Resistance Wire Capacitance Wire RC Delay Crosstalk Wire Engineering.
Prof. John Nestor ECE Department Lafayette College Easton, Pennsylvania ECE VLSI Circuit Design Lecture 5 - Hierarchical.
Performance Analysis and Technology of 3D ICs
CS294-6 Reconfigurable Computing Day4 September 3, 1998 VLSI Scaling.
SoC Interconnect Modeling Venkata Krishna N. Dhulipala 11/20/2008.
Modeling and Evaluation of High-Speed Signal propagation in Local, Intermediate and Global Interconnects A. Yamilov, M. Koledintseva and J. Drewniak.
S. Reda EN160 SP’07 Design and Implementation of VLSI Systems (EN0160) Lecture 14: Interconnects Prof. Sherief Reda Division of Engineering, Brown University.
Design and Implementation of VLSI Systems (EN0160)
מודלים של חיבורי ביניים מודלים חשמליים של חיבורי ביניים עבור מעגלי VLSI פרופ ’ יוסי שחם המחלקה לאלקטרוניקה פיזיקלית, אוניברסיטת ת ” א.
Penn ESE Spring DeHon 1 ESE (ESE534): Computer Organization Day 6: January 29, 2007 VLSI Scaling.
04/09/02EECS 3121 Lecture 25: Interconnect Modeling EECS 312 Reading: 8.3 (text), 4.3.2, (2 nd edition)
S. Reda EN160 SP’08 Design and Implementation of VLSI Systems (EN1600) Lecture 18: Scaling Theory Prof. Sherief Reda Division of Engineering, Brown University.
Lecture #25a OUTLINE Interconnect modeling
Introduction to CMOS VLSI Design Interconnect: wire.
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
S. Reda EN160 SP’07 Design and Implementation of VLSI Systems (EN0160) Lecture 13: Power Dissipation Prof. Sherief Reda Division of Engineering, Brown.
EDA Roadmap Taskforce Report Draft 2 2/9/99 Figure 0.1 Process: Focus on Change Challenges & Directions Technology Paradigm Shifts Market Segment Semiconductor.
1 Modeling and Optimization of VLSI Interconnect Lecture 1: Introduction Avinoam Kolodny Konstantin Moiseev.
Introduction to CMOS VLSI Design Lecture 21: Scaling and Economics Credits: David Harris Harvey Mudd College (Material taken/adapted from Harris’ lecture.
Electronic Counters.
A Methodology for Interconnect Dimension Determination By: Jeff Cobb Rajesh Garg Sunil P Khatri Department of Electrical and Computer Engineering, Texas.
TLC: Transmission Line Caches Brad Beckmann David Wood Multifacet Project University of Wisconsin-Madison 12/3/03.
1 VLSI and Computer Architecture Trends ECE 25 Fall 2012.
EZ-COURSEWARE State-of-the-Art Teaching Tools From AMS Teaching Tomorrow’s Technology Today.
Modern VLSI Design 4e: Chapter 7 Copyright  2008 Wayne Wolf Topics Global interconnect. Power/ground routing. Clock routing. Floorplanning tips. Off-chip.
Research on Analysis and Physical Synthesis Chung-Kuan Cheng CSE Department UC San Diego
CSE477 L01 Introduction.1Irwin&Vijay, PSU, 2002 ECE484 VLSI Digital Circuits Fall 2014 Lecture 01: Introduction Adapted from slides provided by Mary Jane.
CAD for Physical Design of VLSI Circuits
Limitations of Digital Computation William Trapanese Richard Wong.
CSE 494: Electronic Design Automation Lecture 2 VLSI Design, Physical Design Automation, Design Styles.
Proposed Roadmap Tables on STRJ-WG1
The End of Conventional Microprocessors Edwin Olson 9/21/2000.
Session 5: Projects 1. Physical Limits of Technology Scaling : 2 SCALING AND EFFICIENCY.
Present – Past -- Future
1 Interconnect/Via. 2 Delay of Devices and Interconnect.
Distributed Computation: Circuit Simulation CK Cheng UC San Diego
Modern VLSI Design 3e: Chapter 7 Copyright  1998, 2002 Prentice Hall PTR Topics n Power/ground routing. n Clock routing. n Floorplanning tips. n Off-chip.
Caltech CS184 Winter DeHon 1 CS184a: Computer Architecture (Structure and Organization) Day 6: January 19, 2005 VLSI Scaling.
VLSI CIRCUIT ELEMENTS - Prof. Rakesh K. Jha
VLSI INTERCONNECTS IN VLSI DESIGN - PROF. RAKESH K. JHA
EE586 VLSI Design Partha Pande School of EECS Washington State University
By Nasir Mahmood.  The NoC solution brings a networking method to on-chip communication.
Transistor Counts 1,000, ,000 10,000 1, i386 i486 Pentium ® Pentium ® Pro K 1 Billion Transistors.
EE141 © Digital Integrated Circuits 2nd Introduction 1 Principle of CMOS VLSI Design Introduction Adapted from Digital Integrated, Copyright 2003 Prentice.
Trends in IC technology and design J. Christiansen CERN - EP/MIC
Caltech CS184 Winter DeHon 1 CS184a: Computer Architecture (Structure and Organization) Day 6: January 22, 2003 VLSI Scaling.
Overview of VLSI 魏凱城 彰化師範大學資工系. VLSI  Very-Large-Scale Integration Today’s complex VLSI chips  The number of transistors has exceeded 120 million 
EE 587 SoC Design & Test Partha Pande School of EECS Washington State University
Systems Architecture, Fourth Edition 1 Processor Technology and Architecture Chapter 4.
CS203 – Advanced Computer Architecture
14/2/20041 Interconnect-Power Dissipation in a Microprocessor N. Magen, A. Kolodny, U. Weiser, N. Shamir Intel corporation® Technion - Israel Institute.
14 February, 2004SLIP, 2004 Self-Consistent Power/Performance/Reliability Analysis for Copper Interconnects Bipin Rajendran, Pawan Kapur, Krishna C. Saraswat.
CARBON NANOTUBES (A SOLUTION FOR IC INTERCONNECT) By G. Abhilash 10H61D5720.
Slide 1 SLIP 2004 Payman Zarkesh-Ha, Ken Doniger, William Loh, and Peter Bendix LSI Logic Corporation Interconnect Modeling Group February 14, 2004 Prediction.
The Interconnect Delay Bottleneck.
Scientific Contributions
Gate Delay, Power, Scaling
Digital Integrated Circuits 01: Introduction
An Illustration of 0.1µm CMOS layout design on PC
Overview of VLSI 魏凱城 彰化師範大學資工系.
Transistors on lead microprocessors double every 2 years Moore’s Law in Microprocessors Transistors on lead microprocessors double every 2 years.
Day 39: December 5, 2014 Repeaters in Wiring
Summary Current density in a signal line was estimated, based on the simple circuit shown in Fig.1. This circuit is scaled down according to ITRS 2003.
Computer Evolution and Performance
Presentation transcript:

Discussion D2: Gigascale Integration(GSI) Interconnect Limits and N-Tier Multilevel Interconnect Architectural Solutions Moderator: Jeff A. Davis Contributors: Raguraman Venkatesan, Keith Bowman, James Meindl

How extensively will interconnects limit future designs and what are the most feasible solutions to circumvent this problem?

The Interconnect Problem TechnologyMOSFET switching delay (t d =CV/I) Intrinsic delay of minimum scaled 1mm interconnect Intrinsic delay of reverse- scaled 1mm interconnect W/F 1.0  m (Al,SiO2) ~20ps~5ps (RC = 1ps)~5ps1 0.1  m (Cu,low k) ~5ps~30ps~5ps~2.4 35nm (Cu, low k) ~2.5ps~250ps~5ps~7.0 Miniaturization does not enhance interconnect performance!!

Reverse-Scaled N-Tier Architectures Transistor Plane Tier 1 Tier 2 How will reverse scaling limit the cost per function??

How do we explore future limits? International Technology Roadmap for Semiconductors (ITRS) Stochastic Wire- Length Distribution based on Rent’s Rule Compact Interconnect Models for delay, crosstalk, etc…

Assumptions for Projections of Limits Cost per function! (i.e. logic transistor density) Performance! (i.e. clock frequency) Technology! (e.g. minimum feature size) System Complexity! (Highly-connected logic gates) Maintain historical trends for: Question: Can we wire systems with less than 10 metal levels?

…if history continues 1M 2M 4M 8M 24M 64M 192M

Repeater Architectures 0.17M Repeaters 0.244M Repeaters 0.755M Repeaters 1.53M Repeaters 9.3M Repeaters 15.6M Repeaters 23.8M Repeaters

Major shift in design strategies? ?? ? Logic Transistors Memory Transistors Interconnect Transistors VLSI Design Cycle???

Questions to guide discussion: Is the repeater solution acceptable? What about via blockage? Can we effectively plan for repeaters in a design? Will system complexity increase or saturate? How feasible are other solutions (e.g. 3-D integration, optics, etc..)? What are some other major interconnect limits? (e.g. on-chip inductance, clock distribution, power distribution, etc…)