Status of the Data Concentrator Card and the rest of the DAQ

Slides:



Advertisements
Similar presentations
Julie Prast, DHCAL Meeting, 24 janvier 2008 La carte DIF pour DHCAL (proto au m 2 et au m 3 ) Sebastien Cap, Julie Prast ( LAPP) Christophe Combaret (IPNL)
Advertisements

Contrib passées & à venir du LLR (pour toi, à modifier)‏ VFE DAQ sur EUDET ( ): [C. Jauffret, V. Boudry] test du HardROC.
Vincent Boudry Franck Gastaldi Antoine Matthieu David Decotigny CALICE meeting 19 feb Kyungpook Nat'l U., Daegu, Korea Status of the Data Concentrator.
1 Overview of DAQ system DAQ PC LDA ODR Detector Unit DIF CCC Detector Unit DIF Detector Unit DIF Detector Unit DIF Storage Control PC (DOOCS) DAQ PC ODR.
29 January 2004Paul Dauncey - CALICE DAQ1 UK ECAL Hardware Status David Ward (for Paul Dauncey)
Update on the Data Acquisition System development in the UK Valeria Bartsch, on behalf of CALICE-UK Collaboration.
Taikan Suehara, AIDA-2020 kickoff meeting, 3 Jun page 1 Requirements from CALICE-DAQ for WP5 Taikan Suehara (Kyushu University, Japan)
CALICE – 12/07/07 – Rémi CORNAT (LPC) 1 ASU and standalone test setup for ECAL MAIA BEE project Overview DAQ dedicated Sensor test In situ debug and maintenance.
DOOCS DAQ software for the EUDET prototype Valeria Bartsch (UCL) Andrzej Misiejuk (RHUL) Tao Wu (RHUL)
Bart Hommels for the UK-DAQ group Status of DIF, DAQ for SiW Ecal DIF status LDA status DAQ (ODR & software) status CALICE / EUDET DAQ – DESY.
Development of the DAQ software for the technical prototype: Status & Outlook Valeria Bartsch UCL.
Monday, June TIPP Amsterdam1 A scalable gigabit data acquisition system for calorimeters for linear collider GASTALDI Franck Grant ANR
Tuesday September Cambridge1 GDCC “next replacement of the LDA” Franck GASTALDI.
CALICE: status of a data acquisition system for the ILC calorimeters Valeria Bartsch, on behalf of CALICE-UK Collaboration.
AHCAL electronics. Status and Outlook Peter Göttlicher for the AHCAL developers CALICE meeting UT Arlington, March 11th, 2010.
Bart Hommels Univeristy of Cambridge EUDET Annual Meeting, Ecole Polytechnique, Paris JRA3: DAQ Overview Objectives System Overview Status of.
JRA3 DAQ Overview Matt Warren, on behalf of EUDET JRA3 DAQ Groups. Please see the following talks from the JRA3 Parallel Session for more detail: DAQ and.
June 3, 2005H Themann SUSB Physics & Astronomy 1 Phenix Silicon Pixel FEM S. Abeytunge C. Pancake E. Shafto H. Themann.
08/10/2007Julie Prast, LAPP, Annecy1 The DHCAL DIF and the DIF Task Force Julie Prast, LAPP, Annecy.
C. Combaret DIF_GDIF_MDIF_D ASU 6x 24 HR2 ASU USB Hub RPi USB2 DCC SDCC RPi USB 1 hub+Rpi for 4 cassettes 1 DCC for 8 cassettes (1 spare) Trigger.
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
J. Prast, G. Vouters, Arlington, March 2010 DHCAL DIF Status Julie Prast, Guillaume Vouters 1. Future CCC Use in DHCAL Setup 2. Calice DAQ Firmware Implementation.
Detector Interface (DIF) Status CALICE meeting – DESYDec Mathias Reinecke.
Bart Hommels (for Matthew Wing) EUDET ext. steering board JRA3 DAQ System DAQ System Availability updates: – DIF: Detector Interface – LDA:
Monday December DESY1 GDCC news Franck GASTALDI.
Mathias Reinecke CALICE week Manchester DIF development – Status and Common Approach Mathias Reinecke for the CALICE DAQ and Front-End developers.
Maurice Goodrick, Bart Hommels EUDET Annual Meeting, Ecole Polytechnique, Paris EUDET DAQ and DIF DAQ overview DIF requirements and functionality.
Update on the project - selected topics - Valeria Bartsch, Martin Postranecky, Matthew Warren, Matthew Wing University College London CALICE a calorimeter.
Status & development of the software for CALICE-DAQ Tao Wu On behalf of UK Collaboration.
1 On- and near-detector DAQ work for the EUDET calorimeters Valeria Bartsch, on behalf of CALICE-UK Collaboration.
Julie Prast, Calice Electronics Meeting at LAL, June 2008 Status of the DHCAL DIF Detector InterFace Board Sébastien Cap, Julie Prast, Guillaume Vouters.
ECFA Workshop, Warsaw, June G. Eckerlin Data Acquisition for the ILD G. Eckerlin ILD Meeting ILC ECFA Workshop, Warsaw, June 11 th 2008 DAQ Concept.
Maurice Goodrick, Bart Hommels CALICE-UK Meeting, Cambridge CALICE DAQ Developments DAQ overview DIF functionality and implementation EUDET.
14th january 2010 Actual Micromegas USB DAQ ASU and DIF
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
12/09/2007Julie Prast, LAPP, Annecy1 The DIF Task Force and a focus on the DHCAL DIF Remi Cornat, Bart Hommels, Mathias Reinecke, Julie Prast.
Status of DCC CALICE WEEK University of Manchester September 9, 2008 Franck LLR Polytechnique.
AHCAL Electronics. Status of Integration Mathias Reinecke for the DESY AHCAL developers AHCAL main and analysis meeting Hamburg, July 16th and 17th, 2009.
Bart Hommels for the DIF WG Electronics/DAQ for EUDET, DESY DIF status AHCAL, DHCAL, ECAL DIF prototypes Ongoing developments & plans.
News from the 1m 2 GRPC SDHCAL collection of slides from : Ch.Combaret, I.L, H.Mathez, J.Prast, N.Seguin, W.Tromeur, G.Vouters and many others.
AHCAL Electronics. status and open issues Mathias Reinecke CALICE ECAL/AHCAL - EUDET electronics and DAQ - AIDA DESY, July 5th to 6th, 2010.
Vincent Boudry Franck Gastaldi Antoine Matthieu David Decotigny CALICE meeting 19 feb Kyungpook Nat'l U., Daegu, Korea.
Vincent Boudry, Rémi Cornat, Franck Gastaldi, Nicolas Roche, Muriel Cerutti LLR, École polytechnique–CNRS/IN2P3 Guillaume Vouters LAPP, U. de Savoie–CNRS/IN2P3.
Maurice Goodrick, Bart Hommels CALICE DAQ, UCL DIF & intermediate board Intermediate board: Power distribution (& pulsing?!)‏ Clock fanout Level.
DHCAL Acquisition with HaRDROC VFE Vincent Boudry LLR – École polytechnique.
Vincent Boudry, Ch. de la Taille LLR, École polytechnique LAL, Orsay EUDET Annual meeting DESY, 29/09/2010 CALICE DAQv2.
Vincent Boudry Matthew Wing EUDET Final Annual meeting DESY, 30/09/2010 JRA3 DAQ Task Status report.
Toward a DAQ for the DHCAL m³ (in Test Beams)
DIF – LDA Command Interface
EUDET Elec/DAQ meeting
CALICE DAQ Developments
Status of the ODR and System Integration 31 March 2009 Matt Warren Valeria Bartsch, Veronique Boisvert, Maurice Goodrick, Barry Green, Bart Hommels,
Calicoes Calice OnlinE System Frédéric Magniette
Wing-LDA Timing & performance Beam Interface (BIF)
CCS Hardware Test and Commissioning Plan
Comments on the DAQv2 advancement
Status of the DHCAL DIF Detector InterFace Board
Silicon Lab Bonn Physikalisches Institut Universität Bonn
Testbeam Timing Issues.
Test Slab Status CALICE ECAL test slab: what is it all about?
C. de La Taille IN2P3/LAL Orsay
Sheng-Li Liu, James Pinfold. University of Alberta
Valeria Bartsch UCL David Decotigny LLR Tao Wu RHUL
CALICE/EUDET Electronics in 2007
The DHCAL DIF Board For the M2 Prototype
Felix Sefkow CALICE/EUDET electronics meeting CERN, July 12, 2007
UK ECAL Hardware Status
HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL)
HaRDROC status: (Hadronic RPC Detector Read Out Chip for DHCAL)
State of developments on Readout interface of European DHCAL
Presentation transcript:

Status of the Data Concentrator Card and the rest of the DAQ Vincent Boudry Franck Gastaldi Antoine Matthieu David Decotigny DHCAL meeting 20 jan. 2009 LLR

DAQ for the DHCAL status — LLR, 20 jan. 2009 EUDET DAQ2 for the DHCAL DIFs (×120) ASUs DAQ PC DCC Clock & Control LDA-DIF on HDMI (Config, Control, Clock, Data, Sync) Clock & Sync on HDMI (compatible LDA-DIF) LDA ODR ×10 ⋮×9 Optique GigE Debug USB ×40 : ×14 : Clk ~ 100 MHz (N×MClk) Machine clock (5 MHz) V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

The 1 m2 electronics (quick status) Julie Prast & Guillaume Vouters DIF 10-layer board (6 for signals) designed and prototype produced FirmWare & SoftWare operationnal and tested in beam (with 4 HR µMegas card) USB HDMI ASUs RPC: 50×33.3 cm² (24 HR) boards produced & tested μMeGas 32×8 cm² 4 HR produced and tested HR1 ASICs used μMeGas Test board “RPC” ASU μMeGas + 4 HR ASU + DIF TB data available ⇒ not yet analysed V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ for the DHCAL status — LLR, 20 jan. 2009 EUDET DAQ2 for the DHCAL DIFs (×120) ASUs DAQ2 PC DCC Clock & Control Digital (Config, Control, Data) Clock & Sync LDA ODR ×10 ⋮×9 Optique GigE Debug USB ×40 : ×14 : Machine clock DCC being developped at LLR 120 DIF → 12 LDA → 4 ODR Gain for DCC ≤ 1600€ 120 DIF → 14 DCC → 2 LDA → 1 ODR V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ for the DHCAL status — LLR, 20 jan. 2009 Carte DCC Goals Transparency on the path DIF-LDA Optimization of flux Low cost Pre-proto (proto-0) 4 DIFs connections Implantation et tests du code VHDL Based on a XILINX evaluation board: 128 Mbits SDRAM Daughter board: HDMI connecteurs USB blocs Franck Gastaldi Antoine Matthieu Développements: Marc Kelly (U. Man) : blocs Ser-Des, coding 8b/10b USB blocs (Clément Jauffret) Original VHDL blocs: Memory controller, commands, buffers (FIFO),…..) V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ for the DHCAL status — LLR, 20 jan. 2009 Daughter board DIF Side LVDS Signals (TX & RX) USB part LDA Side MEMORY V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DCC prototype data flux Modified from Matthias DCC Memory FPGA LDA DIF (×9) V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ for the DHCAL status — LLR, 20 jan. 2009 DCC Proto-1 VME 6U VME 6U 16×1 MB ZBT (no latency BUS RAM) Spartan 3 (1500 K gate) Cost est.: 5 protos: ~ 800€/card 20 prods: ~450€/card (Components: ~230€/card) FTDI Est: 1.2A 10mA 400mA 2.25A 30mA V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ for the DHCAL status — LLR, 20 jan. 2009 Planning DCC January 09: Finalisation of Schematic and routing of PCB equal length of lines inversion of diff lines January- April 09 Fabrication of prototype Test bench mounting Validation & integration of VHDL blocs Mai – June 09 (estimation) Production of boards for the m³ Looping DCC-DIF / DCC-LDA Connection with the DIF (code on DIF: started) V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ2 Hardware: status of 12/12/08 http://ilcagenda.linearcollider.org/conferenceDisplay.py?confId=3196 LDA: Components: 1 Proto-DIF ✔, ECAL DIF (5 protos) ✔ Integration code LDA-DIF on going 1 LDA (HW ✔, FW ongoing) 1 CCC ✔ (2 cards avail., 8 more in prod) 1 ODR v2 + 1 PC DAQ ✔ (mid feb.) 1 proto DCC (march) or proto-0 HW and protocoles: on-going → March ? Mars 09 →Jun 09 DAQ code DOOCS Integration for a m³ Config Database (calib) Slow Control, Event Display Raw online analysis SLCIO data writing CCC: ODR + PC V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ for the DHCAL status — LLR, 20 jan. 2009 DAQ2 FW components DIFs Commands/Protocole: User Manual being written See M. Reinecke presentation fast commands sync, start/stop ACQ, trigger, reset BCID specific commands for CALOs and DCC Slow commands and Data transfer power, reset, modes (sleep/idle), power pulsing Data format → LDA ~fixed DIF code sharing can start... Addressing still needs clarification DIF code (Many) integration of DIF-LDA module LDA code (M. Kelly) Ethernet OK DIF code OK Middle part on-going V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

Command Interface - Structure Prototyping Debugging Final Setup - DIF clock (from LDA): 100MHz (40-120MHz). - Standard data transfer: 8b/10b channel-coding. Trigger/RAMFull: uncoded. USB interface emulates LDA interface (clock-source: free of choice). 12.12.2008

DAQ2 SW components: DOOCS Software development and code base Computer Infrastructure User Application layer Communication Middle layer Hardware Interface Layer Software Libs Sun/Linux Cluster V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ SW components: DOOCS Drivers: ODR √ vers 2 ongoing Used to test an emulated LDA LDA, DIF, DCC: not yet CCC: just started with HW Prototype DB for cards (LDA, DCC, DIF, ASICs) parameters (Valeria Bartsch) DOOCS DAQ running with ODR no state machine yet V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ for the DHCAL status — LLR, 20 jan. 2009 DAQ2 SW To do's & Timeline V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ for the DHCAL status — LLR, 20 jan. 2009 DAQ2 test benchs Meeting 12/12/2008 in DESY: needs of various groups 1st bench in UK: being build 1 bench in LLR: DAQ PC + ODRv2 mid-February now: PC + DCC pre-proto test with USB connection on DCC, Debug DIF → for cosmic test scripting (python ?) integration of all DOOCS components LCIO data writing Event display Database integration with LCDB (MySQL based) Slow Control REM: knowledge passing ASAP D. Decotigny V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009

DAQ for the DHCAL status — LLR, 20 jan. 2009 Summary All HW component for the DAQ are now available some need extra prod (LDA, CCC) DCC is advancing well according to planning test prod this month (3 wks) FW: on-going everywhere DHCAL DIF OK for USB but needs integration of DIF-LDA blocks Effort of DIF Task force to write modular code on-going LDA & DCC in intensive development Protocol definition crystallising SW: Almost full skeleton working integration of HW started needs implementation in a real test bench with real objects (in part. ASICs) → @ UCL and LLR soon Good hope for full working system at end of spring V. Boudry DAQ for the DHCAL status — LLR, 20 jan. 2009