DCD – Measurements and Plans

Slides:



Advertisements
Similar presentations
SIGNAL PROCESSING WITH ANALOG CIRCUIT Chun Lo. Analog circuit design  Main disadvantage: low precision  Due to mismatch in analog circuit components.
Advertisements

SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
18/05/2015 Calice meeting Prague Status Report on ADC LPC ILC Group.
ACES Workshop 3-4 March, 2009 W. Dabrowski Serial power circuitry in the ABC-Next and FE-I4 chips W. Dabrowski Faculty of Physics and Applied Computer.
Status of LAV FEE electronics G. Corradi, C. Paglia, D. Tagnani & M. Raggi, T. Spadaro, P. Valente.
1 Quarterly Technical Report 1 for Pittsburgh Digital Greenhouse Kyusun Choi The Pennsylvania State University Computer Science and Engineering Department.
L.Royer– Calice DESY – July 2010 Laurent ROYER, Samuel MANEN, Pascal GAY LPC Clermont-Ferrand R&D LPC Clermont-Fd dedicated to the.
DEPFET Electronics Ivan Peric, Mannheim University.
2. Super KEKB Meeting, DEPFET Electronics DEPFET Readout and Control Electronics Ivan Peric, Peter Fischer, Christian Kreidl Heidelberg University.
VI th INTERNATIONAL MEETING ON FRONT END ELECTRONICS, Perugia, Italy A. Dorokhov, IPHC, Strasbourg, France 1 NMOS-based high gain amplifier for MAPS Andrei.
LEPSI ir e s MIMOSA 13 Minimum Ionising particle Metal Oxyde Semi-conductor Active pixel sensor GSI Meeting, Darmstadt Sébastien HEINI 10/03/2005.
Mar. 18, 2009 HAPD ASIC Status Super KEKB Meeting 1 S.Nishida (KEK) S. Nishida HAPD ASIC Status Super KEKB Meeting Mar. 18, 2009 KEK.
1 Status Report on ADC LPC Clermont-Ferrand Laurent ROYER, Samuel MANEN.
RD53 Analog IP blocks WG : developments and plans at CPPM M. Barbero, L. Gallin Martel (LPSC), Dzahini (LPSC), D. Fougeron, R. Gaglione (LAPP), F. Gensolen,
LC Power Distribution & Pulsing Workshop, May 2011 Super-ALTRO Demonstrator Test Results LC Power Distribution & Pulsing Workshop, May nd November.
Low Power, High-Throughput AD Converters
SuperKEKB 3nd open meeting July 7-9, 2009 Hans-Günther Moser MPI für Physik Sensor and ASIC R&D Sensor Prototype Production: running, ASICs: Switcher,
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
Technical Report 4 for Pittsburgh Digital Greenhouse High Speed CMOS A/D Converter Circuit for Radio Frequency Signal Kyusun Choi Computer Science and.
1 DEPFET Readout Electronics Ivan Peric, Jochen Kinzel, Christian Kreidl, Peter Fischer University of Heidelberg.
1 EMCM Measurements Florian Lütticke, Martin Ritter, Felix Müller.
KIT – Universität des Landes Baden-Württemberg und nationales Forschungszentrum in der Helmholtz-Gemeinschaft Status of ASICs.
17 nov FEC4_P2 status P.Pangaud ; S.Godiot ; R.Fei ; JP.Luo Remember : P2 from P1 Optimization of Rad-Hard block and SEU tolerance blocs Optimization.
Belle II VXD Workshop, Wetzlar ASICs - Overview.
M. Atef, Hong Chen, and H. Zimmermann Vienna University of Technology
19th Intl. Workshop on DEPFET Detectors and Applications, Seeon, May, 2015 DCD submission plan Changes in design (present status): Change sampling of TDI.
H. Krüger, , DEPFET Workshop, Heidelberg1 System and DHP Development Module overview Data rates DHP function blocks Module layout Ideas & open questions.
BUILDING BLOCKS designed at IPHC in TOWER JAZZ CMOS Image Sensor 0.18 µm process Isabelle Valin on behalf of IPHC-PICSEL group.
Data Handling Processor v0.1 Preliminary Test Results - August 2010 Tomasz Hemperek.
EE140 Final Project Members: Jason Su Roberto Bandeira Wenpeng Wang.
ASIC Review DCD. ASIC Review DCD is implemented in UMC 0.18 um CMOS technology 3.2mm x 5mm DCD-B uses bump bonding on the UMC technology.
TILC08, Sendai, March DEPFET Active Pixel Sensors for the ILC Marcel Vos for the DEPFET Collaboration (
13 th International Workshop on DEPFET Detectors and Applications, Ringberg, June 2013, Ivan Peric 1 New DCD Chips Ivan Perić.
A high speed 10 to 12 bits pipe line ADC, design proposal for ECAL
SKIROC status Calice meeting – Kobe – 10/05/2007.
1 Run on 25. October. 2 Full-size DCD Price: at least 32 k€ Return: April 201  Less test possibilities Full-size chip Wire-bondable DCD Price: 6.75 k€
ASICs1 Drain Current Digitizer Chip (DCD) Status and Future Plans.
1 DCD Gain and Pedestal Spread
Status of DHP prototypes
Chapter 8: FET Amplifiers
Ivan Perić University of Heidelberg Germany
DCD submission plan Changes in design (present status):
Latest results of EMCM tests / measurements
A 12-bit low-power ADC for SKIROC
A General Purpose Charge Readout Chip for TPC Applications
Charge sensitive amplifier
MGPA version 2 submission status – Mark Raymond / Jamie Crooks (RAL)
CTA-LST meeting February 2015
Data Handling Processor v0.1 First Test Results
Florian Lütticke, Carlos Marinas, Norbert Wermes
Jan Soldat, Heidelberg University for the DSSC ASIC design groups
Analog Readout Chips – the Status
High speed 12 bits Pipelined ADC proposal for the Ecal
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
Ivan Perić University of Heidelberg Germany
New low-power DCD chip - DCDC
R&D activity dedicated to the VFE of the Si-W Ecal
Hugo França-Santos - CERN
FET Amplifiers.
Meeting at CERN March 2011.
Hans Krüger, University of Bonn
DCD waveform measurements DHE DAC & DCD ADC gain
EUDET – LPC- Clermont VFE Electronics
Created by Luis Chioye Presented by Cynthia Sosa
1 Gbit/s Serial Link 1 Gbit/s Data Link Using Multi Level Signalling
Status of n-XYTER read-out chain at GSI
BESIII EMC electronics
Turning photons into bits in the cold
Chapter 8: FET Amplifiers
Presentation transcript:

DCD – Measurements and Plans Ivan Perić University of Heidelberg Germany

Overview DCD measurements at full speed in Heidelberg. Plans for the next chip version.

DCD – Measurements at 320 MHz (full speed)

DCD Characterization at 320MHz (Jochen’s test software)

DCD characterization with extended Sergey’s DAQ (320 MHz) The DCD pedestal-current sources are used to generate a test picture – test of the synchronization.

DCD Pixel Signals and DCD Pedestals The test current is turned on in the channels 0 and 1 – test of the synchronization.

Corrected with FPGA Pedestals Pedestal correction in FPGA is used to compensate the test patterns. Common mode noise is visible.

Shadow 30k Only one channel should see a high current per row. There is a “shadow” of the signal in the row that follows – caused by a slow TIA response. Row readout time is 100ns.

Shadow 60k By increasing of TIA gain we increase the response time as well => shadow > 200ns.

Shadow 90k By increasing TIA gain we increase the settling time as well => shadow > 300ns.

Shadow 30k – IL5 The speed of the amplifier can be increased by decreasing IL bias setting.

Noise IL5 Noise 0.7 LSBs (60 nA).

Pedestals IL5 Pedestal and noise corrected.

Power consumption and voltages Name Voltage at the chip (referred to chip gnd) Voltage at the power supply Current consumption at the power supply Vddd 1.84 (1.74) 2.00 268mA Gndd 0.10 (0.00) 0.00 Vdda 1.89 (1.78) 2.05 286mA RefIn 1.16 (1.05) 1.25 60mA AmpLow 0.47 (0.36) 0.40 182mA Gnda 0.11 (0.00) Power = Vddd x Ivdd + RefIn x IRefIn + Vdda x Ivdda + (Vdda-AmpLow) x IAmpLow Power = 1.74 x 268mA + 1.05 x 60mA + 1.78 x 286mA + 1.42 x 182mA = 0.466 + 0.831 = 1.297mW

Power consumption and voltages 286 286+182=468 1.8V Vdda 60 1.05V 182 RefIn 0.36V AmpLow 0V Gnda 286+60=346 268 1.8V Vddd 0V Gndd

DCD – Plans for the next Chip

Comparator In certain number of channels (~1%) the ADC characteristics show missing codes when they are operated at standard bias settings. This is most probably cased by an inaccurate comparison of the signals. The effect can be removed by increasing of RefIn and decreasing of VNMOS voltage (increasing of the DAC value). Simulation RefIn C VNMOS

The bridge protects from antenna effect. Comparator The effects resemble the ones we have already seen in DCD1/2 (the old ILC prototypes). We have repaired this by adding additional metal-metal capacitors. The broken comparators have most probably a problem in their metal-metal capacitors. Possible antenna-effect combined with many single contacts in series. Now: Should be: Ctr Cmim The bridge protects from antenna effect.

Proposed Changes in new DCDB Make a temperature-stabile reference circuits with the possibility to use old scheme optionally. Add regulated cascode in TIA with the possibility to use old scheme optionally. Decrease TIA gain settings: 1, 2, 3 => 0.5, 1, 2. Make global register SEU tolerant (?). Increase digital-output current, or add a boost setting. Add a power regulators for AmpLowAmp and AmpLowADC. Add a L/R bit in every channel and an additional offset correction source controlled by this bit. Check if the input protection can cope with gated mode operation. Add the possibility to exclude unused channels from common mode network. IP IL Not a f(T) Use old Out Vcasc ISF In ~1/KT ~KT

Summary DCD works stabile at 320 MHz. (The measurements have been performed with 4.1. hybrid using DCDRO.) Small number of channels show missing digital codes when operated at the standard settings. The channels can be recovered by changing two bias voltages that affect the comparators. The effect is most probably caused by the unconnected metal – metal capacitors in the comparators. This layout problem will be repaired in the next chip. Several small changes have been proposed for the next submission.