Future Hardware Development for discussion with JLU Giessen

Slides:



Advertisements
Similar presentations
26-Sep-11 1 New xTCA Developments at SLAC CERN xTCA for Physics Interest Group Sept 26, 2011 Ray Larsen SLAC National Accelerator Laboratory New xTCA Developments.
Advertisements

Phase-0 topological processor Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
An ATCA and FPGA-Based Data Processing Unit for PANDA Experiment H.XU, Z.-A. LIU,Q.WANG, D.JIN, Inst. High Energy Physics, Beijing, W. Kühn, J. Lang, S.
Performance Study of BESIII Trigger System Z.-A. Liu, D. Zhao, D. Jin, H. Xu, S. Wei, W. Gong, K. Wang, Q. Wang, N. Berge, K. Zhu, IHEP Q. An, USTC May.
1 Design of the Front End Readout Board for TORCH Detector 10, June 2010.
BESIII Electronics and On-Line BESIII Workshop in Beijing IHEP Zhao Jing-wei Sheng Hua-yi He Kang-ling October 13, 2001 Brief Measurement Tasks Technical.
Prototype of the Global Trigger Processor GlueX Collaboration 22 May 2012 Scott Kaneta Fast Electronics Group.
Status Report of CN Board Design Zhen’An LIU Representing Trigger Group, IHEP, Beijing Panda DAQ Meeting, Munich Dec
PHENIX upgrade DAQ Status/ HBD FEM experience (so far) The thoughts on the PHENIX DAQ upgrade –Slow download HBD test experience so far –GTM –FEM readout.
LIU,Zhen'An, TriggerGroup,IHEP1  I would like to thank Prof. Y. Sakai and Dr. Y. Iwasaki for their kind help in BESIII trigger design, and I.
R&D for First Level Farm Hardware Processors Joachim Gläß Computer Engineering, University of Mannheim Contents –Overview of Processing Architecture –Requirements.
11th March 2008AIDA FEE Report1 AIDA Front end electronics Report February 2008.
Presentation for the Exception PCB February 25th 2009 John Coughlan Ready in 2013 European X-Ray Free Electron Laser XFEL DESY Laboratory, Hamburg Next.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser Communication in ATCA-LLRF System LLRF Review, DESY, December 3rd, 2007 Communication in.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser XFEL-LLRF-ATCA Meeting, 3-4 December 2007 Communication in ATCA-LLRF System Presenter:
Design Criteria and Proposal for a CBM Trigger/DAQ Hardware Prototype Joachim Gläß Computer Engineering, University of Mannheim Contents –Requirements.
ATLAS Trigger / current L1Calo Uli Schäfer 1 Jet/Energy module calo µ CTP L1.
Latest ideas in DAQ development for LHC B. Gorini - CERN 1.
01/04/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
Sep. 17, 2002BESIII Review Meeting BESIII DAQ System BESIII Review Meeting IHEP · Beijing · China Sep , 2002.
Trigger and DAQ System Zhao Jing Wei Sept. 2002, BESIII review, Beijing Outline Trigger system Event rate estimation Principle of design Scheme Monte Carlo.
XLV INTERNATIONAL WINTER MEETING ON NUCLEAR PHYSICS Tiago Pérez II Physikalisches Institut For the PANDA collaboration FPGA Compute node for the PANDA.
Trigger System LIU Zhen’an Inst. of High Energy Physics, Beijing Sep
Strategy for unified data link Zhen-An LIU Institute of High Energy Physics.
Preliminary Design of Trigger System for BES III Zhen’an LIU Inst of High Energy Physics,Beijing Oct
New ATCA compute node Design for PXD Zhen-An Liu TrigLab, IHEP Beijing Feb , 6th International Workshop on DEPFET Detectors and Applications.
1 Hardware Tests of Compute Node Carrier Board Hao Xu IHEP, CAS.
DHH Status Igor Konorov TUM, Physics Department, E18 PXD DAQ workshop Münzenberg –June 9-10, 2011.
E. Hazen - DTC1 DAQ / Trigger Card for HCAL SLHC Readout E. Hazen - Boston University.
PXD DAQ in Giessen 1. How we do programming 2. Proposal for link layer Bonn+Giessen Meeting, Feb 2, 2011.
The Data Handling Hybrid Igor Konorov TUM Physics Department E18.
SVD → PXD Data Concentrator (DC) Jochen Dingfelder Carlos Mariñas Michael Schnell
AMC-based Upgrade of Compute Node Hao XU Trigger group of IHEP, Beijing PANDA DAQT and FEE Workshop, Rauischholzhausen Castle April 2010.
Status of Compute Node Zhen’an Liu, Dehui Sun, Jingzhou Zhao, Qiang Wang, Hao Xu Triglab, IHEP, Beijing Wolfgang Kühn, Sören Lange, Univ. Giessen Belle2.
Johannes Lang: IPMI Controller Johannes Lang, Ming Liu, Zhen’An Liu, Qiang Wang, Hao Xu, Wolfgang Kuehn JLU Giessen & IHEP.
PXD DAQ News S. Lange (Univ. Gießen) Belle II Trigger/DAQ Meeting (Jan 16-18, 2012, Hawaii, USA) Today: only topics important for CDAQ - GbE Connection.
29/05/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
E. Hazen -- Upgrade Meetings1 AMC13 Project Development Status E. Hazen, S.X. Wu - Boston University.
E. Hazen1 MicroTCA for HCAL and CMS Review / Status E. Hazen - Boston University for the CMS Collaboration.
E. Hazen -- ACES ACES 2011 MicroTCA in CMS E. Hazen, Boston University for the CMS collaboration.
Eric Hazen1 Ethernet Readout With: E. Kearns, J. Raaf, S.X. Wu, others... Eric Hazen Boston University.
E. Hazen -- Upgrade Week1 AMC13 Project Status E. Hazen - Boston University for the CMS Collaboration.
E. Hazen -- xTCA IG1 AMC13 Project Status E. Hazen - Boston University for the CMS Collaboration.
E. Hazen -- Upgrade Week1 HCAL uTCA Readout Plan E. Hazen - Boston University for the CMS HCAL Collaboration.
10/28/09E. Hazen FNAL Workshop1 HCAL DAQ / Timing / Controls Module Eric Hazen, Shouxiang Wu Boston University.
E. Hazen -- Upgrade Meetings1 AMC13 Project DAQ and TTC Integration For MicroTCA in CMS Status Report E. Hazen - Boston University for the CMS.
E. Hazen -- Upgrade Week1 MicroTCA Common Platform For CMS Working Group E. Hazen - Boston University for the CMS Collaboration.
Trigger System of BES III LIU Zhen’an Inst. of High Energy Physics, Beijing June
Counting Room Electronics for the PANDA MVD
Modeling event building architecture for the triggerless data acquisition system for PANDA experiment at the HESR facility at FAIR/GSI Krzysztof Korcyl.
Use of FPGA for dataflow Filippo Costa ALICE O2 CERN
AMC13 Project Status E. Hazen - Boston University
DAQ and TTC Integration For MicroTCA in CMS
TWEPP 2010 – Aachen Development of a MicroTCA Carrier Hub
Modeling event building architecture for the triggerless data acquisition system for PANDA experiment at the HESR facility at FAIR/GSI Krzysztof Korcyl.
ATLAS calorimeter and topological trigger upgrades for Phase 1
E. Hazen - Back-End Report
xTCA in CMS Magnus Hansen Thanks to many CMS collaborators
- PANDA EMC Readout System
AMC13 Status Report AMC13 Update.
DHH progress report Igor Konorov TUM, Physics Department, E18
Update on New Compute Node design for PANDA experiment
A New Clock Distribution/Topology Processor Module for KOTO (CDT)
LATOME LAPP Nicolas Dumont Dayot on behalf of the LAPP team
MicroTCA Common Platform For CMS Working Group
MicroTCA Common Platform For CMS Working Group
Development of new CN for PXD DAQ
xTCA in CMS Magnus Hansen Thanks to many CMS collaborators
Front-end electronic system for large area photomultipliers readout
TELL1 A common data acquisition board for LHCb
Presentation transcript:

Future Hardware Development for discussion with JLU Giessen Zhen’An LIU Inst. High Energy Physics, Beijing DAQ session, PANDA General Meeting, GSI DEC. 7 2009

Zhen'An LIU, IHEP/Beijing Outlook Current Status/short Review New development Idea Discussion + near Plan Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Zhen'An LIU, IHEP/Beijing Outlook Current Status/short Review New development Idea Discussion + near Plan Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Current Status/Review BESIII Trigger Pipelined processing Pipeline clock 41.65MHz Latency: 6.4us Fast transmission RocketIO 1.67Gbps Fiber isolation w/ FEE Hardware + HLF Detector switch Level 1 FEE pipeline Readout buffer Farms Disk Time Reference 0 s 6.4s Ev.Filter PowerPC Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

System Block diagram of BESIII Trigger Near Detectors Counting Room Fast Control FC Daughters High Lights: Optical Isolation-no ground loop current TOF FEE Global Trigger Logic TOFPR Hit/Seg Count Track Match MDC FEE MFT Track Seg. Finder Track Finder EMC FEE Energy Balance TCBA TC Sum Etotal Energy L1P Cluster Counting MU FEE FastOR Mu track BEPCII RF TTC 499.8 MHz 41.65 MHz 6.4 s Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Zhen'An LIU, IHEP/Beijing Fiber connection Fast Control TDC MDC Trigger EMC/TOF/GTL Trigger MDC Optical Fibers TOF Optical Cables EMC Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Zhen'An LIU, IHEP/Beijing BESIII DAQ structure Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Review and Collaboration BESIII TDAQ 1 level Hardware + HLF 1.67Gbps only for trigger VME based FEE, bandwidth <500Mbps Independent branches, no interconnection/feature extraction Commercial PPC boards Collaboration on BESIII Upgrade + PANDA TrigLab/IHEP + II Phys. Inst/JLU Giessen New TDAQ structure for BESIII, PANDA, and others Gigabit fiber transmission Data preprocessing w/ fast FPGA interconnection/feature extraction Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Key device: High Performance Compute Node (HPCN) New structure and key device: Dedicated processors with very large I/O bandwidth based on FPGAs to have what ever logic we need (HPCN) HPCN Resources 4 FPGAs + local dram High speed I/O capabilities 4 x Gbit Ethernet 4 x Optical links 2 Embedded PPC on each FPGA Can run a normal Linux Large number of logic cells ATCA crate architecture Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

HPCN block and features High Performance Compute Power: 5x (Virtex-4 FPGA + 2Gb DDR2) ~32Gbps Bandwidth 13x RocketIO to backplane 5x Gigabit Ethernet 8x Optical Link 2 Embedded PowerPC in each FPGA Real time Linux ATCA compliant Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Zhen'An LIU, IHEP/Beijing First Prototype FPGA #1-4 FPGA #O Optical Backplane Ethernet DDR2 sockets Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Zhen'An LIU, IHEP/Beijing 2nd version prototype SFP pluggable Mono RJ45 socket Higher bandwidth Front Pannel Better LEDs Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Zhen'An LIU, IHEP/Beijing Future Development New version for PANDA No urgent need Possible Faster FPGA, Virtex V Cheaper FPGA,Spartan 6 Belle II PXD: Onboard Memmory 20GB DDR3? XTCA for Physics at IHEP Carrier Board AMC card RTM Trigger and Timing Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Zhen'An LIU, IHEP/Beijing XTCA program at IHEP AMC IO board Standard AMC board Stacked connector Demonstration prototypes under developing at IHEP Stacked connectors Operational in full system Committee will develop specs Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Zhen'An LIU, IHEP/Beijing XTCA program at IHEP Mechanical design complete Drawing mods underway Specs draft started Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing

Discussion and Outlook Short of manpower also at IHEP Better joint development for PANDA/PXD/XTCAforPhysics Baselines: DDR3 Carrier + AMC Single layered AMC? Gigabit IO via AMC panel, not RTM June 2010: Draft circuits for AMC and Carrier Order parts End 2010 New version I hope Thanks! Dec.7 2009 PANDA GM,GSI Zhen'An LIU, IHEP/Beijing