The Devices: MOS Transistor

Slides:



Advertisements
Similar presentations
MICROWAVE FET Microwave FET : operates in the microwave frequencies
Advertisements

EE466: VLSI Design Lecture 02 Non Ideal Effects in MOSFETs.
MOSFETs Monday 19 th September. MOSFETs Monday 19 th September In this presentation we will look at the following: State the main differences between.
Lecture 11: MOS Transistor
1 CMOS Digital System Design MOS Transistor DC Operation.
EE415 VLSI Design The Devices: MOS Transistor [Adapted from Rabaey’s Digital Integrated Circuits, ©2002, J. Rabaey et al.]
Lecture #16 OUTLINE Diode analysis and applications continued
Week 8b OUTLINE Using pn-diodes to isolate transistors in an IC
Digital Integrated Circuits© Prentice Hall 1995 Introduction The Devices.
Qualitative Discussion of MOS Transistors. Big Picture ES220 (Electric Circuits) – R, L, C, transformer, op-amp ES230 (Electronics I) – Diodes – BJT –
ECE 342 Electronic Circuits 2. MOS Transistors
NOTICES Project proposal due now Format is on schedule page
Norhayati Soin 06 KEEE 4426 WEEK 7/1 6/02/2006 CHAPTER 2 WEEK 7 CHAPTER 2 MOSFETS I-V CHARACTERISTICS CHAPTER 2.
Chapter 5: Field Effect Transistor
1 Fundamentals of Microelectronics  CH1 Why Microelectronics?  CH2 Basic Physics of Semiconductors  CH3 Diode Circuits  CH4 Physics of Bipolar Transistors.
Field Effect Transistor. What is FET FET is abbreviation of Field Effect Transistor. This is a transistor in which current is controlled by voltage only.
NMOS PMOS. K-Map of NAND gate CMOS Realization of NAND gate.
Junction Capacitances The n + regions forms a number of planar pn-junctions with the surrounding p-type substrate numbered 1-5 on the diagram. Planar junctions.
CMOS VLSI Design CMOS Transistor Theory
MOSFET V-I Characteristics Vijaylakshmi.B Lecturer, Dept of Instrumentation Tech Basaveswar Engg. College Bagalkot, Karnataka IUCEE-VLSI Design, Infosys,
Damu, 2008EGE535 Fall 08, Lecture 21 EGE535 Low Power VLSI Design Lecture #2 MOSFET Basics.
CMOS VLSI Design 4th Ed. EEL 6167: VLSI Design Wujie Wen, Assistant Professor Department of ECE Lecture 3A: CMOs Transistor Theory Slides adapted from.
Introduction to MOS Transistors
Introduction to CMOS VLSI Design Lecture 0: Introduction.
MOS Capacitor Lecture #5. Transistor Voltage controlled switch or amplifier : control the output by the input to achieve switch or amplifier Two types.
1 Models for Hand Analysis NMOS Transistor PMOS Transistor V DSN  V GSN -V TN V DSN  V GSN -V TN V DSP  V GSP -V TP V DSP  V GSP -V TP K N =(W/L)K’
Microelectronic Circuit Design McGraw-Hill Chapter 4 Field-Effect Transistors Microelectronic Circuit Design Richard C. Jaeger Travis N. Blalock.
EE314 IBM/Motorola Power PC620 IBM Power PC 601 Motorola MC68020 Field Effect Transistors.
UNIT II : BASIC ELECTRICAL PROPERTIES
Chapter 6 The Field Effect Transistor
Electronics The Sixteenth and Seventh Lectures
MOS Field-Effect Transistors (MOSFETs)
Other Transistor Topologies
Recall Last Lecture Common collector Voltage gain and Current gain
Digital Electronics Class Lecture October 22, 2008
DMT 241 – Introduction to IC Layout
Prof. Haung, Jung-Tang NTUTL
Lecture 20 OUTLINE The MOSFET (cont’d) Qualitative theory
Introduction to Metal-Oxide-Semiconductor Field Effect Transistors (MOSFETs) Chapter 7, Anderson and Anderson.
Intro to Semiconductors and p-n junction devices
Semiconductor Transistors
3: CMOS Transistor Theory
6.3.3 Short Channel Effects When the channel length is small (less than 1m), high field effect must be considered. For Si, a better approximation of field-dependent.
EE141 Chapter 3 VLSI Design The Devices March 28, 2003.
VLSI System Design Lect. 2.1 CMOS Transistor Theory
Lecture 16 ANNOUNCEMENTS OUTLINE MOS capacitor (cont’d)
Lecture 19 OUTLINE The MOSFET: Structure and operation
منبع: & کتابMICROELECTRONIC CIRCUITS 5/e Sedra/Smith
Reading: Finish Chapter 17,
Day 10: September 26, 2012 MOS Transistor Basics
Transistors (MOSFETs)
Qualitative Discussion of MOS Transistors
VLSI Design CMOS Transistor Theory
MOSFET POWERPOINT PRESENTATION BY:- POONAM SHARMA LECTURER ELECTRICAL
Prof. Hsien-Hsin Sean Lee
FIELD EFFECT TRANSISTOR
EMT 182 Analog Electronics I
Device EE4271 VLSI Design Dr. Shiyan Hu Office: EERC 731
Lecture 3: CMOS Transistor Theory
Channel Length Modulation
Lecture 20 OUTLINE The MOSFET (cont’d) Qualitative theory
CP-406 VLSI System Design CMOS Transistor Theory
Lecture #15 OUTLINE Diode analysis and applications continued
Lecture 3: CMOS Transistor Theory
Lecture 3: CMOS Transistor Theory
Other Transistor Topologies
Copyright © 2004 The McGraw-Hill Companies, Inc. All rights reserved.
Solid State Electronics ECE-1109
Other Transistor Topologies
Chapter 4 Field-Effect Transistors
Presentation transcript:

The Devices: MOS Transistor [Adapted from Rabaey’s Digital Integrated Circuits, ©2002, J. Rabaey et al.]

The MOS Transistor Polysilicon Aluminum

The MOS Transistor The MOS transistor, or MOSFET is a very simple device to manufacture. It also lends itself to high scale integration. Several thousand devices can be manufactured on a single chip without the devices interacting with one another. Heavily doped n-type source and drain regions are implanted (diffused) into a lightly doped p-type substrate (body). A thin layer of SiO2 (gate oxide) is grown over the region between the source and drain and is covered by a polysilicon gate. Neighboring devices are shielded with a thick layer of SiO2 (field oxide) and a reverse-biased np-diode formed by adding a an extra P+ region (channel-stop implant or field implant) When a voltage larger than the threshold voltage, VT is applied to the gate, a conducting channel is formed between drain and source. Current can then flow from drain to source through the channel if there exists a potential difference between them. Current is carried by electrons in an NMOS transistor. This is unlike a diode where both electrons and holes carry the current though different types of material.

Switch Model of NMOS Transistor Gate Source (of carriers) Drain | VGS | | VGS | < | VT | | VGS | > | VT | Open (off) (Gate = ‘0’) Closed (on) (Gate = ‘1’) Ron Fourth terminal, body (bulk on previous slide)- substrate, not shown. Assumed connected to the appropriate supply rail, GND for NMOS, VDD for PMOS Electrons flow from source to drain – so current is referenced drain to source (IDS) Performs very well as a switch, little parasitic effects Today: STATIC (steady-state view) and later DYNAMIC (transient view) VGS < 0.43 V for off VGS > 0.43 V for on

Switch Model of PMOS Transistor Gate Source (of carriers) Drain | VGS | | VGS | > | VDD – | VT | | | VGS | < | VDD – |VT| | Open (off) (Gate = ‘1’) Closed (on) (Gate = ‘0’) Ron holds flow source to drain – so current is referenced source to drain (ISD) VGS > 2.5 - .4 = 2.1 V for off and Vgs < 2.1 V for on

MOS transistors Symbols D D G G S S Channel NMOS Enhancement NMOS Depletion D D MOS transistors can be either enhancement (no channel at VGS = 0) or depletion (finite channel at VGS = 0) types. Notice the thick line on the symbol that represents the channel. All MOSFET transistors actually have 4 pins (including the base [substrate] pin). Since the substrates are connected to the supply lines in digital circuits, they are typically not drawn. G G B S S NMOS with PMOS Enhancement Bulk Contact

MOSFET Static Behavior Positive voltage applied to the gate (VGS > 0) The gate and substrate form the plates of a capacitor. Negative charges accumulate on the substrate side (repels mobile holes) A depletion region is formed under the gate (like pn junction diode) When a positive VGS is applied, the capacitor under the gate is charged with the gate having positive charges and the substrate (under the gate) having negative charges. The negative charges repel the mobile holes to form a depletion region under the gate.

Current-Voltage Relations Assume VGS > VT A voltage difference VDS will cause ID to flow from drain to source At a point x along the channel, the voltage is V(x), and the gate-to-channel voltage is VGS - V(x) For channel to be present from drain to source, VGS - V(x) > VT, i.e. VGS - VDS > VT for channel to exist from drain to source Now that a channel is formed from source to drain, a potential difference between them will cause current, ID to flow. However the difference of potential between source and drain, also affects the depth of the channel. So the difference between the gate and drain voltage must always be larger than the threshold voltage to maintain a channel from source to drain.

Linear (triode) Region When VGS - VDS > VT , the channel exists from drain to source Transistor behaves like voltage controlled resistor So long as the the difference between the gate and drain voltage is larger than the threshold voltage, the channel will conduct current. It will have a finite resistance and behave like a voltage controlled resistor. Higher the gate voltage, lower the channel resistance.

Saturation Region When VGS - VDS  VT , the channel is pinched off Electrons are injected into depletion region and accelerated towards drain by electric field Transistor behaves like voltage-controlled current source When the difference between the gate and drain voltage is less than the threshold voltage, the condition for the channels existence is no longer true near the drain region. The channel begins to pinch off, leaving a narrow depletion region near the drain. The charges will inject through the narrow depletion region and find its way to the drain since there is a large enough electric field to accelerate them. Therefore a small current will flow (saturation current). Under this (saturation) condition, the MOSFET behaves like a voltage-controlled current source. Pinch-off

Current-Voltage Relations Long-Channel Device

Current-Voltage Relations Long Channel transistor Quadratic Relationship 0.5 1 1.5 2 2.5 3 4 5 6 x 10 -4 V DS (V) I D (A) VGS= 2.5 V VGS= 2.0 V VGS= 1.5 V VGS= 1.0 V Resistive Saturation VDS = VGS - VT cut-off NMOS transistor, 0.25um, Ld = 10um, W/L = 1.5, VDD = 2.5V, VT = 0.4V