05-1 Digital Integrated Circuits 05: Advanced Fabrication & Lithography Revision 2009 01 23.

Slides:



Advertisements
Similar presentations
Metal Oxide Semiconductor Field Effect Transistors
Advertisements

Derek Wright Monday, March 7th, 2005
Chun-Chieh Lu Carbon-based devices on flexible substrate 1.
School of Electrical and Electronic Engineering Queen’s University Belfast, N.Ireland Course Tutor Dr R E Hurley Northern Ireland Semiconductor Research.
Introduction to CMOS VLSI Design Lecture 0: Introduction
Next Generation Integrated Circuits 300 mm wafers Copper metallization Low-K dielectric under interconnect lines High-K dielectric under gate Silicon-on-insulator.
Elettronica D. AA Digital Integrated Circuits© Prentice Hall 1995 Manufacturing Process CMOS Manufacturing Process.
Introduction Integrated circuits: many transistors on one chip.
Digital Integrated Circuits© Prentice Hall 1995 Introduction The Devices.
CS/EE 6710 CMOS Processing. N-type Transistor + - i electrons Vds +Vgs S G D.
Limitations of Digital Computation William Trapanese Richard Wong.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Manufacturing Process Dr. Shiyan Hu Office: EERC 731 Adapted and modified from Digital Integrated.
Introduction to CMOS VLSI Design CMOS Fabrication and Layout Harris, 2004 Updated by Li Chen, 2010.
CMOS VLSI Fabrication.
Farzana R. ZakiCSE 177/ EEE 1771 Lecture – 19. Farzana R. ZakiCSE 177/ EEE 1772 MOSFET Construction & operation of Depletion type MOSFET Plotting transfer.
EE141 © Digital Integrated Circuits 2nd Manufacturing 1 Manufacturing Process Dr. Shiyan Hu Office: EERC 731 Adapted and modified from Digital Integrated.
Introduction to MOS Transistors
CMOS Fabrication EMT 251.
CMOS VLSI Design Lecture 2: Fabrication & Layout
Guided by: Prof.J.D.PRADHAN Submitted By: K.Anurag Regn no:
Introduction to CMOS VLSI Design Lecture 0: Introduction.
1. Introduction. Diseño de Circuitos Digitales para Comunicaciones Introduction Integrated circuits: many transistors on one chip. Very Large Scale Integration.
1 Models for Hand Analysis NMOS Transistor PMOS Transistor V DSN  V GSN -V TN V DSN  V GSN -V TN V DSP  V GSP -V TP V DSP  V GSP -V TP K N =(W/L)K’
Microelectronic Circuit Design McGraw-Hill Chapter 4 Field-Effect Transistors Microelectronic Circuit Design Richard C. Jaeger Travis N. Blalock.
EE314 IBM/Motorola Power PC620 IBM Power PC 601 Motorola MC68020 Field Effect Transistors.
The Devices: MOS Transistor
Government Engineering College,
IC Manufactured Done by: Engineer Ahmad Haitham.
Lecture 18 OUTLINE The MOS Capacitor (cont’d) Effect of oxide charges
Manufacturing Process -II
CMOS Fabrication CMOS transistors are fabricated on silicon wafer
MOSFET The MOSFET (Metal Oxide Semiconductor Field Effect Transistor) transistor is a semiconductor device which is widely used for switching and amplifying.
MOS Field-Effect Transistors (MOSFETs)
Instrumentation & Power Electronic Systems
Subject Name: Fundamentals Of CMOS VLSI Subject Code: 10EC56
Manufacturing Process I
DMT 241 – Introduction to IC Layout
MOS TRANSISTOR (Remind the basics, emphasize the velocity saturation effects and parasitics) Structure of a NMOS transistor.
Prof. Haung, Jung-Tang NTUTL
VLSI design Short channel Effects in Deep Submicron CMOS
by Alexander Glavtchev
Chapter 1 & Chapter 3.
Topics Basic fabrication steps. Transistor structures.
VLSI Design MOSFET Scaling and CMOS Latch Up
CAPACITANCE ESTIMATION
Digital Integrated Circuits A Design Perspective
CMOS Devices PN junctions and diodes NMOS and PMOS transistors
منبع: & کتابMICROELECTRONIC CIRCUITS 5/e Sedra/Smith
Chapter 10: IC Technology
CMOS Complementary metal–oxide-semiconductor
Lecture #25 OUTLINE Device isolation methods Electrical contacts to Si
Qualitative Discussion of MOS Transistors
MOSFET Scaling ECE G201.
MOSFET POWERPOINT PRESENTATION BY:- POONAM SHARMA LECTURER ELECTRICAL
INTRODUCING MICROWIND
FIELD EFFECT TRANSISTOR
Manufacturing Process I
VLSI Lay-out Design.
V.Navaneethakrishnan Dept. of ECE, CCET
Lecture 19 OUTLINE The MOS Capacitor (cont’d) The MOSFET:
Chapter 10: IC Technology
Device EE4271 VLSI Design Dr. Shiyan Hu Office: EERC 731
CP-406 VLSI System Design CMOS Transistor Theory
Lecture 19 OUTLINE The MOS Capacitor (cont’d) The MOSFET:
Measuring Current.
Technology scaling Currently, technology scaling has a threefold objective: Reduce the gate delay by 30% (43% increase in frequency) Double the transistor.
Manufacturing Process I
Chapter 10: IC Technology
Presentation transcript:

05-1 Digital Integrated Circuits 05: Advanced Fabrication & Lithography Revision

05-2 Advanced CMOS Processing Copper Metal Metal Gates High-K Dielectric

05-3 Damascene Process A B

05-4 Damascene Process C D

05-5 Damascene Process E F

05-6 Metal Gates Polysilicon gates Higher specific resistivity than metal Carrier depletion effects Metal Gates Must withstand high temperatures (self-aligned process) Must provide reasonable work function differences for both types of transistors (e.g. Ru for p-MOS, TaSiN for n-MOS)

05-7 High-K Dielectric SiO 2 Gate Insulator (  = 3.9) High purity, excellent interface At current device dimensions (tox = 2 nm), the oxide leakage current is excessive High-K Dielectric A thicker layer may be used with similar electrical characteristics

05-8 Lithography and Masks positive resist

05-9 Lithography Systems 45 nm NODE 193 nm ArF EXCIMER LASER 4X STEPPER PROJECTION 150 nm THICK RESIST QUARTZ MASKS

05-10 Pushing the Diffraction Limit MOS transistor structure MOS transistors with 25 nm gate lengths. Diffraction “limit”

05-11 Layout Design Rules

05-12 Defects and Circuit Yield

05-13 Burn-in and Accelerated Testing Burn-in is performed to screen-out parts with early failure Accelerated Testing is used to estimate failure rates under normal operating temperatures