Presentation is loading. Please wait.

Presentation is loading. Please wait.

Introduction to CMOS VLSI Design Lecture 6: Logical Effort

Similar presentations


Presentation on theme: "Introduction to CMOS VLSI Design Lecture 6: Logical Effort"— Presentation transcript:

1 Introduction to CMOS VLSI Design Lecture 6: Logical Effort
David Harris Harvey Mudd College Spring 2007

2 Outline RC Delay Estimation Logical Effort Delay in a Logic Gate
Multistage Logic Networks Choosing the Best Number of Stages Example Summary 6: Logical Effort

3 RC Delay Model Use equivalent circuits for MOS transistors
Ideal switch + capacitance and ON resistance Unit nMOS has resistance R, capacitance C Unit pMOS has resistance 2R, capacitance C Capacitance proportional to width Resistance inversely proportional to width 6: Logical Effort

4 RC Values Capacitance C = Cg = Cs = Cd = 2 fF/mm of gate width
Values similar across many processes Resistance R  6 KW*mm in 0.6um process Improves with shorter channel lengths Unit transistors May refer to minimum contacted device (4/2 l) Or maybe 1 mm wide device Doesn’t matter as long as you are consistent 6: Logical Effort

5 Inverter Delay Estimate
Estimate the delay of a fanout-of-1 inverter 6: Logical Effort

6 Inverter Delay Estimate
Estimate the delay of a fanout-of-1 inverter 6: Logical Effort

7 Inverter Delay Estimate
Estimate the delay of a fanout-of-1 inverter 6: Logical Effort

8 Inverter Delay Estimate
Estimate the delay of a fanout-of-1 inverter d = 6RC 6: Logical Effort

9 Example: 3-input NAND Sketch a 3-input NAND with transistor widths chosen to achieve effective rise and fall resistances equal to a unit inverter (R). 6: Logical Effort

10 Example: 3-input NAND Sketch a 3-input NAND with transistor widths chosen to achieve effective rise and fall resistances equal to a unit inverter (R). 6: Logical Effort

11 Example: 3-input NAND Sketch a 3-input NAND with transistor widths chosen to achieve effective rise and fall resistances equal to a unit inverter (R). 6: Logical Effort

12 3-input NAND Caps Annotate the 3-input NAND gate with gate and diffusion capacitance. 6: Logical Effort

13 3-input NAND Caps Annotate the 3-input NAND gate with gate and diffusion capacitance. 6: Logical Effort

14 3-input NAND Caps Annotate the 3-input NAND gate with gate and diffusion capacitance. 6: Logical Effort

15 Elmore Delay ON transistors look like resistors
Pullup or pulldown network modeled as RC ladder Elmore delay of RC ladder 6: Logical Effort

16 Example: 2-input NAND Estimate worst-case rising and falling delay of 2-input NAND driving h identical gates. 6: Logical Effort

17 Example: 2-input NAND Estimate rising and falling propagation delays of a 2-input NAND driving h identical gates. 6: Logical Effort

18 Example: 2-input NAND Estimate rising and falling propagation delays of a 2-input NAND driving h identical gates. 6: Logical Effort

19 Example: 2-input NAND Estimate rising and falling propagation delays of a 2-input NAND driving h identical gates. 6: Logical Effort

20 Example: 2-input NAND Estimate rising and falling propagation delays of a 2-input NAND driving h identical gates. 6: Logical Effort

21 Example: 2-input NAND Estimate rising and falling propagation delays of a 2-input NAND driving h identical gates. 6: Logical Effort

22 Example: 2-input NAND Estimate rising and falling propagation delays of a 2-input NAND driving h identical gates. 6: Logical Effort

23 Delay Components Delay has two parts Parasitic delay 6 or 7 RC
Independent of load Effort delay 4h RC Proportional to load capacitance 6: Logical Effort

24 Contamination Delay Best-case (contamination) delay can be substantially less than propagation delay. Ex: If both inputs fall simultaneously 6: Logical Effort

25 Diffusion Capacitance
We assumed contacted diffusion on every s / d. Good layout minimizes diffusion area Ex: NAND3 layout shares one diffusion contact Reduces output capacitance by 2C Merged uncontacted diffusion might help too 6: Logical Effort

26 Layout Comparison Which layout is better? 6: Logical Effort

27 Introduction Chip designers face a bewildering array of choices
What is the best circuit topology for a function? How many stages of logic give least delay? How wide should the transistors be? Logical effort is a method to make these decisions Uses a simple model of delay Allows back-of-the-envelope calculations Helps make rapid comparisons between alternatives Emphasizes remarkable symmetries 6: Logical Effort

28 Example Ben Bitdiddle is the memory designer for the Motoroil 68W86, an embedded automotive processor. Help Ben design the decoder for a register file. Decoder specifications: 16 word register file Each word is 32 bits wide Each bit presents load of 3 unit-sized transistors True and complementary address inputs A[3:0] Each input may drive 10 unit-sized transistors Ben needs to decide: How many stages to use? How large should each gate be? How fast can decoder operate? 6: Logical Effort

29 Delay in a Logic Gate Express delays in process-independent unit
t = 3RC  12 ps in 180 nm process 40 ps in 0.6 mm process 6: Logical Effort

30 Delay in a Logic Gate Express delays in process-independent unit
Delay has two components 6: Logical Effort

31 Delay in a Logic Gate Express delays in process-independent unit
Delay has two components Effort delay f = gh (a.k.a. stage effort) Again has two components 6: Logical Effort

32 Delay in a Logic Gate Express delays in process-independent unit
Delay has two components Effort delay f = gh (a.k.a. stage effort) Again has two components g: logical effort Measures relative ability of gate to deliver current g  1 for inverter 6: Logical Effort

33 Delay in a Logic Gate Express delays in process-independent unit
Delay has two components Effort delay f = gh (a.k.a. stage effort) Again has two components h: electrical effort = Cout / Cin Ratio of output to input capacitance Sometimes called fanout 6: Logical Effort

34 Delay in a Logic Gate Express delays in process-independent unit
Delay has two components Parasitic delay p Represents delay of gate driving no load Set by internal parasitic capacitance 6: Logical Effort

35 Delay Plots d = f + p = gh + p 6: Logical Effort

36 Delay Plots d = f + p = gh + p What about NOR2? 6: Logical Effort

37 Computing Logical Effort
DEF: Logical effort is the ratio of the input capacitance of a gate to the input capacitance of an inverter delivering the same output current. Measure from delay vs. fanout plots Or estimate by counting transistor widths 6: Logical Effort

38 Catalog of Gates Logical effort of common gates Gate type
Number of inputs 1 2 3 4 n Inverter NAND 4/3 5/3 6/3 (n+2)/3 NOR 7/3 9/3 (2n+1)/3 Tristate / mux XOR, XNOR 4, 4 6, 12, 6 8, 16, 16, 8 6: Logical Effort

39 Catalog of Gates Parasitic delay of common gates
In multiples of pinv (1) Gate type Number of inputs 1 2 3 4 n Inverter NAND NOR Tristate / mux 6 8 2n XOR, XNOR 6: Logical Effort

40 Example: Ring Oscillator
Estimate the frequency of an N-stage ring oscillator Logical Effort: g = Electrical Effort: h = Parasitic Delay: p = Stage Delay: d = Frequency: fosc = 6: Logical Effort

41 Example: Ring Oscillator
Estimate the frequency of an N-stage ring oscillator Logical Effort: g = 1 Electrical Effort: h = 1 Parasitic Delay: p = 1 Stage Delay: d = 2 Frequency: fosc = 1/(2*N*d) = 1/4N 31 stage ring oscillator in 0.6 mm process has frequency of ~ 200 MHz 6: Logical Effort

42 Example: FO4 Inverter Estimate the delay of a fanout-of-4 (FO4) inverter Logical Effort: g = Electrical Effort: h = Parasitic Delay: p = Stage Delay: d = 6: Logical Effort

43 Example: FO4 Inverter Estimate the delay of a fanout-of-4 (FO4) inverter Logical Effort: g = 1 Electrical Effort: h = 4 Parasitic Delay: p = 1 Stage Delay: d = 5 The FO4 delay is about 200 ps in 0.6 mm process 60 ps in a 180 nm process f/3 ns in an f mm process 6: Logical Effort

44 Multistage Logic Networks
Logical effort generalizes to multistage networks Path Logical Effort Path Electrical Effort Path Effort 6: Logical Effort

45 Multistage Logic Networks
Logical effort generalizes to multistage networks Path Logical Effort Path Electrical Effort Path Effort Can we write F = GH? 6: Logical Effort

46 Paths that Branch No! Consider paths that branch: G = H = GH = h1 =
F = GH? 6: Logical Effort

47 Paths that Branch No! Consider paths that branch: G = 1
GH = 18 h1 = (15 +15) / 5 = 6 h2 = 90 / 15 = 6 F = g1g2h1h2 = 36 = 2GH 6: Logical Effort

48 Branching Effort Introduce branching effort
Accounts for branching between stages in path Now we compute the path effort F = GBH Note: 6: Logical Effort

49 Multistage Delays Path Effort Delay Path Parasitic Delay Path Delay
6: Logical Effort

50 Designing Fast Circuits
Delay is smallest when each stage bears same effort Thus minimum delay of N stage path is This is a key result of logical effort Find fastest possible delay Doesn’t require calculating gate sizes 6: Logical Effort

51 Gate Sizes How wide should the gates be for least delay?
Working backward, apply capacitance transformation to find input capacitance of each gate given load it drives. Check work by verifying input cap spec is met. 6: Logical Effort

52 Example: 3-stage path Select gate sizes x and y for least delay from A to B 6: Logical Effort

53 Example: 3-stage path Logical Effort G = Electrical Effort H =
Branching Effort B = Path Effort F = Best Stage Effort Parasitic Delay P = Delay D = 6: Logical Effort

54 Example: 3-stage path Logical Effort G = (4/3)*(5/3)*(5/3) = 100/27
Electrical Effort H = 45/8 Branching Effort B = 3 * 2 = 6 Path Effort F = GBH = 125 Best Stage Effort Parasitic Delay P = = 7 Delay D = 3*5 + 7 = 22 = 4.4 FO4 6: Logical Effort

55 Example: 3-stage path Work backward for sizes y = x =
6: Logical Effort

56 Example: 3-stage path Work backward for sizes y = 45 * (5/3) / 5 = 15
6: Logical Effort

57 Best Number of Stages How many stages should a path use?
Minimizing number of stages is not always fastest Example: drive 64-bit datapath with unit inverter D = 6: Logical Effort

58 Best Number of Stages How many stages should a path use?
Minimizing number of stages is not always fastest Example: drive 64-bit datapath with unit inverter D = NF1/N + P = N(64)1/N + N 6: Logical Effort

59 Derivation Consider adding inverters to end of path
How many give least delay? Define best stage effort 6: Logical Effort

60 Best Stage Effort has no closed-form solution
Neglecting parasitics (pinv = 0), we find r = (e) For pinv = 1, solve numerically for r = 3.59 6: Logical Effort

61 Sensitivity Analysis How sensitive is delay to using exactly the best number of stages? 2.4 < r < 6 gives delay within 15% of optimal We can be sloppy! I like r = 4 6: Logical Effort

62 Example, Revisited Ben Bitdiddle is the memory designer for the Motoroil 68W86, an embedded automotive processor. Help Ben design the decoder for a register file. Decoder specifications: 16 word register file Each word is 32 bits wide Each bit presents load of 3 unit-sized transistors True and complementary address inputs A[3:0] Each input may drive 10 unit-sized transistors Ben needs to decide: How many stages to use? How large should each gate be? How fast can decoder operate? 6: Logical Effort

63 Number of Stages Decoder effort is mainly electrical and branching
Electrical Effort: H = Branching Effort: B = If we neglect logical effort (assume G = 1) Path Effort: F = Number of Stages: N = 6: Logical Effort

64 Number of Stages Decoder effort is mainly electrical and branching
Electrical Effort: H = (32*3) / 10 = 9.6 Branching Effort: B = 8 If we neglect logical effort (assume G = 1) Path Effort: F = GBH = 76.8 Number of Stages: N = log4F = 3.1 Try a 3-stage design 6: Logical Effort

65 Gate Sizes & Delay Logical Effort: G = Path Effort: F = Stage Effort:
Path Delay: Gate sizes: z = y = 6: Logical Effort

66 Gate Sizes & Delay Logical Effort: G = 1 * 6/3 * 1 = 2
Path Effort: F = GBH = 154 Stage Effort: Path Delay: Gate sizes: z = 96*1/5.36 = y = 18*2/5.36 = 6.7 6: Logical Effort

67 Comparison Compare many alternatives with a spreadsheet Design N G P D
NAND4-INV 2 5 29.8 NAND2-NOR2 20/9 4 30.1 INV-NAND4-INV 3 6 22.1 NAND4-INV-INV-INV 7 21.1 NAND2-NOR2-INV-INV 20.5 NAND2-INV-NAND2-INV 16/9 19.7 INV-NAND2-INV-NAND2-INV 20.4 NAND2-INV-NAND2-INV-INV-INV 8 21.6 6: Logical Effort

68 Review of Definitions Term Stage Path number of stages logical effort
electrical effort branching effort effort effort delay parasitic delay delay 6: Logical Effort

69 Method of Logical Effort
Compute path effort Estimate best number of stages Sketch path with N stages Estimate least delay Determine best stage effort Find gate sizes 6: Logical Effort

70 Limits of Logical Effort
Chicken and egg problem Need path to compute G But don’t know number of stages without G Simplistic delay model Neglects input rise time effects Interconnect Iteration required in designs with wire Maximum speed only Not minimum area/power for constrained delay 6: Logical Effort

71 Summary Logical effort is useful for thinking of delay in circuits
Numeric logical effort characterizes gates NANDs are faster than NORs in CMOS Paths are fastest when effort delays are ~4 Path delay is weakly sensitive to stages, sizes But using fewer stages doesn’t mean faster paths Delay of path is about log4F FO4 inverter delays Inverters and NAND2 best for driving large caps Provides language for discussing fast circuits But requires practice to master 6: Logical Effort


Download ppt "Introduction to CMOS VLSI Design Lecture 6: Logical Effort"

Similar presentations


Ads by Google