Presentation is loading. Please wait.

Presentation is loading. Please wait.

Agilent Technologies N5416A Automated USB 2

Similar presentations


Presentation on theme: "Agilent Technologies N5416A Automated USB 2"— Presentation transcript:

1 Agilent Technologies N5416A Automated USB 2
Agilent Technologies N5416A Automated USB 2.0 Pre-Compliance Test Solution Technical Presentation

2 Today’s Schedule USB 2.0 Overview USB 2.0 Compliance Testing
Examples of Compliance Tests Demo of the Agilent Solution Q&A

3 USB Integrators’ Forum
USB 2.0 Overview USB Integrators’ Forum Created by Compaq, Hewlett-Packard, Intel, Lucent, Microsoft, NEC and Philips The USB-IF ( governs the specification and use of USB, and resolves any issues that arise

4 USB 2.0 Overview Data Rates
The USB-IF combined all USB 1.1 and 2.0 speed buses into the USB 2.0 specification USB 2.0 consists of 3 modes--

5 Physical Characteristics
USB 2.0 Overview Physical Characteristics Cables can be up to 5m long; hubs up to 5 levels deep Downstream data flows from PC to peripherals Upstream data flows from peripherals to PC USB Cable + Shield D+ VBUS D- Ground

6 USB 2.0 Overview Signal Levels Signal Level Transfer
Full/Low Speed  3.3V, 12/1.5Mbps High Speed mV, 480Mbps Required bandwidth     BW = 0.35/Tr= ~1 GHz (Tr = ~400 ps)

7 USB 2.0 Overview Path Impedances
Characteristic measurements during mechanical test (High/Full speed cables) Characteristic Impedance Differential 90Ω± 15% Common Mode 30Ω± 30% Cable Attenuation 400MHz Propagation Delay 26ns D+/D- Propagation Skew 100ps

8 USB 2.0 Overview Transmission Modes
Full Speed and Low Speed modes are determined by the location of the Rpu resistor (on D+ or D-). The bus starts in full speed mode using the Rpu resistor After Chirp Handshake, if high speed mode is available, the Rpu resistor is disconnected and bus changes to high speed mode.

9 Full Speed Packet Makeup
USB 2.0 Overview Full Speed Packet Makeup Packet 1 Packet 2 Packet 3 SYNC PID(SOF) Frame No. CRC EOP SYNC PID(IN) ADDR ENDP CRC EOP SYNC PID(NAK) EOP frame

10 High Speed Packet Makeup
USB 2.0 Overview High Speed Packet Makeup SYNC PID(IN) ENDP CRC ADDR EOP Signal Amplitude 400mV SYNC: 32(Minimum 12) bit Idle : SE0 EOP re-definition:  NRZ w/o bit stuffing (SOF EOP is 40 bit)

11 Today’s Schedule USB 2.0 Overview USB 2.0 Compliance Testing
Examples of Compliance Tests Demo of the Agilent Solution Conclusion Q&A

12 USB 2.0 Compliance Testing
Involves a set of test procedures (available from performed in a specific order The USB 2.0 HS test procedure (v1.0) has been available since December 2001 The USB-IF performs the official compliance testing

13 USB 2.0 Compliance Testing Device Framework (Chapter 9) Tests
USB Check last used at Jan workshop and obsolete in March 2002 USB CV is the replacement

14 Interoperability Test
USB 2.0 Compliance Testing Interoperability Test

15 USB 2.0 Compliance Testing Electrical Tests
Full/Low speed signal quality In-rush current Droop/Drop Backdrive voltage FS/LS HS High speed test

16 HS Electrical Test Tool
USB 2.0 Compliance Testing Required Test Software USB CV HS Electrical Test Tool Electrical Test Bed Computer Environment: Pentium ® III class or equivalent processor 128MB or more system memory Motherboard with PCI Rev. 2.2 expansion slots Network adapter or modem adapter for internet access Intel D815EEA motherboard Windows or XP (English version)

17 USB 2.0 Compliance Testing Full/Low Speed Tests
Signal quality In-rush current Droop/Drop Backdrive voltage

18 Full/Low Speed Signal Quality
USB 2.0 Compliance Testing Full/Low Speed Signal Quality USB Test Process 1. Connect Probe to Test Fixture 2. Connect device to Test Fixture 3. Select Proper Test in N5416A Script 4. Run Test

19 In FS tests, connect D+ of the adjacent device to scope ch 3
USB 2.0 Compliance Testing Upstream Host / System USB System (PC) Oscilloscope Up stream Hub HUB HUB HUB Adjacent Device HUB Devices HUB In FS tests, connect D+ of the adjacent device to scope ch 3 DUT SQiDD Connect D+ to ch 2 5m cable Connect D- to ch 1

20 USB 2.0 Compliance Testing
Full/Low Downstream Setup

21 USB 2.0 Compliance Testing Upstream Trigger Setup
The logic trigger occurs when the EOP is reached and the Adjacent device is idle (Trigger Setup is done automatically)

22 USB 2.0 Compliance Testing Measurement Data
Measurement Setup & Result automatic

23 USB 2.0 Compliance Testing Full Speed Test Results Example
Signal eye: *** eye failure! (14 data points violate eye) *** *** waiver granted. *** EOP width: ns EOP width passes Consecutive jitter range: ps to ps RMS jitter ps Paired KJ jitter range: ps to 0.00ps, *** jitter failure *** *** waiver granted ***

24 USB 2.0 Compliance Testing Understanding Full Speed Test Results
Measurement Items: D+ green D- blue common mode voltage purple crossover location yellow diamond eye diagram ref. yellow circle eye violation red dots

25 Types of Devices Tested
USB 2.0 Compliance Testing Inrush Current Test Types of Devices Tested Bus powered devices Self-powered devices Vbus attach >120µf <10µf GND

26 USB 2.0 Compliance Testing Inrush Current Test
Bus or self-powered USB devices Protects upstream devices from damage 50.0 µC limit Required Tests ・Overall result: fail! ・Inrush at 5.000V: 503μC *** inrush failure! *** (at 5.000V, maximum compliant inrush is 50μC)

27 USB 2.0 Compliance Testing Droop/Drop
The HUB/Host Test: When a adjacent device is connected, the VBUS droop voltage must be within 330mV

28 Voltages must not exceed 0.4 V under any of these conditions
USB 2.0 Compliance Testing Backdrive Voltage Voltage measured on D+, D-, and VBUS upon power-up After enumeration, USB plug is disconnected and voltage is measured on D+, D-, and VBUS Both measured with 15 k resistor to ground Voltages must not exceed 0.4 V under any of these conditions

29 USB 2.0 Compliance High Speed Testing Required Test Equipment
Scope BW >=2GHz

30 USB 2.0 Compliance Testing High Speed Test
High Speed Signal Quality Time Domain Reflectometry( TDR ) Reciever Sensitivity and Squelch J and K Voltage CHIRP Packet Parameters Suspend/Resume

31 HS Electrical Test Tools
USB 2.0 Compliance Testing HS Electrical Test Tools The test mode can be any of the following: Test J Test K Test _SE0_NAK Test Packet Test Force Enable

32 USB 2.0 Compliance Testing HS Signal Integrity
Test packet output by HS Electrical Test Tool The signal is isolated from the host by the HS Test Fixture Waveform is measured through a 90 ohm differential termination Differential Probe 90 Device HS Relay

33 Measuring High Speed Signal Quality
USB 2.0 Compliance Testing Measuring High Speed Signal Quality Test packet output

34 USB 2.0 Compliance Testing HS Signal Quality Test Results
Required Tests Overall result: pass! Signal eye: eye passes EOP width: bits EOP width passes Receivers: reliable operation on tier 6 receivers pass Measured signaling rate: MHz signal rate passes Near End High Speed Signal Quality Test Results for test1HS For details on test setup, methodology, and performance criteria, please consult the signal quality test description at the USB-IF Compliance Program web page. Required Tests Overall result: pass! Signal eye: eye passes EOP width: bits EOP width passes Receivers: reliable operation on tier 6 receivers pass Measured signaling rate: MHz signal rate passes Additional Information Consecutive jitter range: -48.5ps to 39.7ps, RMS jitter 17.7ps Paired JK jitter range: -32.8ps to 34.8ps, RMS jitter 13.2ps Paired KJ jitter range: -41.9ps to 63.4ps, RMS jitter 19.7ps

35 USB 2.0 Compliance Testing Device HS Signal Quality
EL_2 Data rate specification (480 Mb/s±0.05%) EL_4 TP3 eye pattern requirement EL_5 TP2 eye pattern requirement (device with captive cable) EL_ % differential rise/fall times (longer than 500ps) EL_7 Monotonic data transitions for high speed drivers in the eye pattern template Data Rate = 480 Mb/s ±0.05% EL_2 EL_4 A USB 2.0 upstream facing port on a device without a captive cable must meet Template 1 transform waveform requirements measured at TP3. EL_5 An upstream facing port on a device with a captive cable must meet Template 2 transform waveform requirements measured at TP2. EL_6 High speed drivers must have 10% to 90% differential rise and fall times greater than 500ps EL_7 High speed drivers must have monotonic data transitions over the vertical openings (see appropriate eye pattern template).

36 USB 2.0 Compliance Testing HS Packet Parameters
The device is controlled by the Electrical Test Tool on the PC The reply packet from the device is received and evaluated for: Sync EOP Spacing between packets

37 USB 2.0 Compliance Testing HS Packet Parameters
Sync Field : 32 bit EOP : 8 bit

38 CHIRP, SUSPEND/RESUME/RESET Timing
USB 2.0 Compliance Testing CHIRP, SUSPEND/RESUME/RESET Timing Device 90 USB Test Fixture Probe

39 USB 2.0 Compliance Testing CHIRP Test
Reset duration CHIRP K Duration HS termination assertion CHIRP K (1ms <-> 7ms) Device turns on HS termination Device’s Chip Latency (2.5us <-> 3ms) Chirp KJKJKJ (500us以内)

40 Enable High Speed Termination After Chirp KJKJKJ (within 500us)
USB 2.0 Compliance Testing CHIRP Test Device’s Chip Latency (2.5us <-> 3ms) Enable High Speed Termination After Chirp KJKJKJ (within 500us)

41 Suspend : 3.000ms <-> 3.125ms
USB 2.0 Compliance Testing Suspend Timing Suspend : ms <-> 3.125ms D+ Voltage > 2.7V

42 USB 2.0 Compliance Testing Resume Timing
Resume : < 2 bit time

43 USB 2.0 Compliance Testing Reset Timing
Device CHIRP K Reset : 3.1ms <-> 6ms

44 Reset from Suspend : 2.5us <-> 3.000ms
USB 2.0 Compliance Testing Reset Timing Reset from Suspend : 2.5us <-> 3.000ms

45 USB 2.0 Compliance Testing High Speed Receiver Sensitivity
Pulse Generator Differential Probe Device SMA HS Relay In SE0_NAK test mode, pulse generator outputs IN token; device must not respond to tokens <100mV and must respond to tokens >150mV

46 USB 2.0 Compliance Testing High Speed Receiver Sensitivity
Data generator Packet Device response

47 USB 2.0 Compliance Testing High Speed Receiver Sensitivity
Note: A waiver may be granted if the receiver does not indicate squelch at +/-50mV of 150mV differential amplitude

48 USB 2.0 Compliance Testing Time Domain Reflectometry
Confirm the signal is less than 10mV Use TDR to measure impedance of connector, circuit board, and active termination TDR HS Relay DEVICE SMA

49 Differential impedance Termination impedance
USB 2.0 Compliance Testing TDR Test Results 70Ω ≦ ZHSTHRU ≦ 110Ω 80Ω ≦ ZHSTERM ≦ 100Ω Differential impedance USB Connector Termination impedance Thru impedance D- odd impedance D+ odd impedance

50 Today’s Schedule USB 2.0 Overview USB 2.0 Compliance Testing
Examples of Compliance Tests Demo of the Agilent Solution Conclusion Q&A

51 Examples of Compliance Tests Test Example 1: Impedances
The effects of source and termination impedances ZS Z0 ZL A(w) H(w) T(w) R2(w) R1(w) Unregulated output impedance of a driver could cause significant overshoot or undershoot

52 Examples of Compliance Tests Test Example 2: Full Speed
*** Overall result: fail! *** Signal eye: *** eye failure! *** (33 data points violate eye)

53 Examples of Compliance Tests Coupling between D+ and D-
Test Example 2: A Detailed Look Coupling between D+ and D-

54 Examples of Compliance Tests Cautions with USB 2.0 Measurements
Hub quality can affect full/low speed upstream measurements For identical measurements to those in compliance tests, use Intel’s CHUB For high speed signal quality measurements, take care in handling low level signals. Be careful of:   ①Adjusting the offset and performing calibration   ②Effects of fixturing impedance on signal quality   ③The bandwidth of the probe

55 Today’s Schedule USB 2.0 Overview USB 2.0 Compliance Testing
Examples of Compliance Tests Demo of the Agilent Solution Conclusion Q&A

56 Today’s Schedule USB 2.0 Overview USB 2.0 Compliance Testing
Examples of Compliance Tests Demo of the Agilent Solution Conclusion Q&A

57 Conclusion Summary Compliance testing is a requirement
Compliance testing involves framework layer evaluation and physical layer evaluation In physical layer evaluation, signal quality is influenced by components, circuit layout, and driver circuitry An easy-to-use oscilloscope is an important factor in efficiently performing compliance testing Compliance testing is seen as being very important for ensuring the interoperability of USB devices.

58 Conclusion Reference Material
Universal Serial Bus Specification Rev 2.0 (USB-IF) USB-IF Signal Integrity Test Description (USB-IF) USB Design by Example (John Hyde, John Wiley & Sons INC) Universal Serial Bus System Architecture (Don Anderson, MINDSHARE INC) USB 2.0 High Speed Electrical Test Procedure v1.0

59 Today’s Schedule USB 2.0 Overview USB 2.0 Compliance Testing
Examples of Compliance Tests Demo of the Agilent Solution Conclusion Q&A


Download ppt "Agilent Technologies N5416A Automated USB 2"

Similar presentations


Ads by Google