Presentation is loading. Please wait.

Presentation is loading. Please wait.

1 Students: Lin Ilia Khinich Fanny Instructor: Fiksman Evgeny המעבדה למערכות ספרתיות מהירות High Speed Digital Systems Laboratory הטכניון - מכון טכנולוגי.

Similar presentations


Presentation on theme: "1 Students: Lin Ilia Khinich Fanny Instructor: Fiksman Evgeny המעבדה למערכות ספרתיות מהירות High Speed Digital Systems Laboratory הטכניון - מכון טכנולוגי."— Presentation transcript:

1 1 Students: Lin Ilia Khinich Fanny Instructor: Fiksman Evgeny המעבדה למערכות ספרתיות מהירות High Speed Digital Systems Laboratory הטכניון - מכון טכנולוגי לישראל הפקולטה להנדסת חשמל Technion - Israel institute of technology department of Electrical Engineering Mid Stage Presentation Virtex II Pro FPGA Dynamic Reconfiguration Spring semester 2005

2 Abstract Partial reconfiguration involves defining distinct portions of an FPGA design to be reconfigured while the rest of the device remains in active operation. Active partial reconfiguration is done when the device is active.

3 Virtex II Pro Architecture Configuration Data Bits that directly define the state of programmable logic. Configuration File The internally stored file that controls the FPGA so that it performs the desired logic function.

4 Configuration of Virtex II Pro Configuration Frame The smallest number of bits that can be read or written through the configuration interfaces is one frame. Configuration Interface A logical interface through which configuration commands and data can be read and written.

5 Configuration of Virtex II Pro Configuration Protocol The protocol used by configuring device. There are two protocols used in the project: SelectMAP and BoundaryScan.

6 Modular Design Allows to independently work on different pieces, or modules of a design and later merge these modules into one FPGA design.

7 Module-based Partial Reconfiguration Module-based Partial Reconfiguration is used when communication is needed between modules.

8 System Architecture PLB OPB Controller Interface PPC405BRAM ICAP UART Reconfigurable Logic RAM Microblaze CPU Interface ICAP Interface

9 ICAP Interface The fundamental module used to perform in- circuit reconfiguration of Virtex-II Pro devices.

10 ICAP Interface A direct access to the configuration registers as well as a configuration data transfer using the SelectMAP" protocol.

11 Physical Limitations For current FPGA devices, data is loaded on a column- basis, with the smallest load unit being a configuration bitstream "frame".

12 Physical Limitations 1.Height 2.Width 3.Horizontal placement 4.All logic encompassed by the width of the module are considered part of it’s "frame."

13 Physical Limitations 5. Clocking logic. 6. IOBs immediately above and below reconfigurable module. 7. IOBs on the edge of a leftmost or rightmost slice reconfigurable module.

14 Implementation details The considered physical limitations are applied on the bitstream compilation stage: ngdbuild –uc system.ucf Partial bitstream: bitgen –r …

15 Achievements Complete hardware device. Partial configuration file.

16 Next Steps 1.Test partial reconfiguration from the Xilinx software. 2.Main core software. 3.Reconfiguration core software. 4.Changes in hardware architecture. 5.Running the complete system. 6.Documentation for the performed steps.


Download ppt "1 Students: Lin Ilia Khinich Fanny Instructor: Fiksman Evgeny המעבדה למערכות ספרתיות מהירות High Speed Digital Systems Laboratory הטכניון - מכון טכנולוגי."

Similar presentations


Ads by Google