Presentation is loading. Please wait.

Presentation is loading. Please wait.

COMBINATIONAL LOGIC.

Similar presentations


Presentation on theme: "COMBINATIONAL LOGIC."— Presentation transcript:

1 COMBINATIONAL LOGIC

2 Overview

3 Combinational vs. Sequential Logic

4 Static CMOS Circuit At every point in time (except during the switching transients) each gate output is connected to either V DD or ss via a low-resistive path. The outputs of the gates assume at all times the value of the Boolean function, implemented by the circuit (ignoring, once again, the transient effects during switching periods). This is in contrast to the dynamic circuit class, which relies on temporary storage of signal values on the capacitance of high impedance circuit nodes.

5 Static CMOS

6 NMOS Transistors in Series/Parallel Connection
Transistors can be thought as a switch controlled by its gate signal NMOS switch closes when switch control input is high

7 PMOS Transistors in Series/Parallel Connection

8 Complementary CMOS Logic Style Construction (cont.)

9 Example Gate: COMPLEX CMOS GATE

10 4-input NAND Gate Vdd Out GND In1 In2 In3 In4

11 Properties of Complementary CMOS Gates

12 Transistor Sizing

13 Propagation Delay Analysis - The Switch Model

14 What is the Value of Ron?

15 Numerical Examples of Resistances for 1.2mm CMOS

16 Analysis of Propagation Delay

17 Design for Worst Case

18 Influence of Fan-In and Fan-Out on Delay

19 tp as a function of Fan-In

20 Fast Complex Gate - Design Techniques

21 Fast Complex Gate - Design Techniques (2)

22 Fast Complex Gate - Design Techniques (3)

23 Fast Complex Gate - Design Techniques (4)

24 Example: Full Adder

25 A Revised Adder Circuit

26 Ratioed Logic

27 Ratioed Logic

28 Active Loads

29 Load Lines of Ratioed Gates

30 Pseudo-NMOS

31 Pseudo-NMOS NAND Gate VDD GND

32 Improved Loads

33 Improved Loads (2)

34 Example

35 Pass-Transistor Logic

36 NMOS-only switch

37 Solution 1: Transmission Gate

38 Resistance of Transmission Gate

39 Pass-Transistor Based Multiplexer
VDD GND In1 S S In2

40 Transmission Gate XOR

41 Delay in Transmission Gate Networks

42 Elmore Delay (Chapter 8)

43 Delay Optimization

44 Transmission Gate Full Adder

45 (2) NMOS Only Logic: Level Restoring Transistor

46 Level Restoring Transistor


Download ppt "COMBINATIONAL LOGIC."

Similar presentations


Ads by Google