Poster Winter 2011-2012 Barak Shaashua Barak Straussman Supervisor: Idan Shmuel.

Slides:



Advertisements
Similar presentations
Case Study: Implementation Aspects of a GFDM-based Prototype for 5G Cellular Communications Ivan Simões Gaspar With the Vodafone Chair (Prof. Fettweis)
Advertisements

Typical Digital Modulation Methods M-PSK DPSK M-QAM (Linear amplifiers required “AM”) FSK OQPSK/MSK – I and Q phase transitions are offset in time so that.
a By Yasir Ateeq. Table of Contents INTRODUCTION TASKS OF TRANSMITTER PACKET FORMAT PREAMBLE SCRAMBLER CONVOLUTIONAL ENCODER PUNCTURER INTERLEAVER.
Design and Realization of HF Station Prototype
01/10/2013 Ebro Observatory, October 1st, 2013 New Technology involved in SWING: Software Radio and HF Links A.L. Saverino A.Capria, F.Berizzi, M. Martorella,
Software Defined Radio Testbed Team may11-18 Members: Alex Dolan, Mohammad Khan, Ahmet Unsal Adviser: Dr. Aditya Ramamoorthy.
EE302 Lesson 21: Transmission of Binary Data in Communication Systems
Implement a 2x2 MIMO OFDM-based channel measurement system (no data yet) at 2.4 GHz Perform baseband processing and digital up and down conversion on Nallatech.
RADIO FREQUENCY MODULE. Introduction  An RF module is a small electronic circuit used to transmit and receive radio signals.  As the name suggests,
MSO/DPO3000 Series Oscilloscopes Feature-rich tools for debugging mixed signal designs Designed to make your work easier Wave Inspector® controls speed.
DATA TRANSMISSION SYSTEM MIKE REVNELL. OUTLINE Top level specifications Basic architecture Fiber plant DTS module Digitizers Formatter Deformatter Transition.
S. Mandayam/ECE Dept./Rowan University Digital Communications / Fall 2002 Shreekanth Mandayam ECE Department Rowan University
High Speed Digital Systems Lab Spring/Winter 2010 Part A final presentation Instructor: Rolf Hilgendorf Students: Elad Mor, Ilya Zavolsky Integration of.
Communications - Access Schemes 1 Introduction to Space Systems and Spacecraft Design Space Systems Design.
Learning Outcomes  Know the basic components of a network  Know data transmission methods, including types of signals, modulation, demodulation, and.
ד"ר אורי מחלב Digital communication- student version Dr. Uri Mahlab.
Software Defined Radio Brad Freyberg, JunYong Lee, SungHo Yoon, Uttara Kumar, Tingting Zou Project Description System Design The goal of our project is.
2.4-GHZ RF TRANSCEIVER FOR IEEE B WIRELESS LAN UF# UF#
Turbo-synchronization. Friday, March Sébastien de la Kethulle de Ryhove – Turbo-synchronization Introduction Communication systems based on the.
The University of Texas at Austin
work including Performance of DSP-based TX-RX emulator Contribution to WP2 and WP3 Daniele Borio, Laura Camoriano, Letizia Lo Presti.
Reconfigurable Communication System Design
An improved combined symbol and sampling clock synchronization method for OFDM systems 指導老師 : 黃文傑, 高永安 姓名 : 吳政修.
Implementation of OFDM Transmitter based on the IEEE d Standard Presented by: Altamash Janjua, Umar Chohan Supervisors: Dr. Brian L. Evans and Mr.
A Company Selling Technology and not just a Product.
Coding No. 1  Seattle Pacific University Modulation Kevin Bolding Electrical Engineering Seattle Pacific University.
TLA5000B Series Logic Analyzer Fact Sheet Breakthrough solutions for real-time digital systems analysis Featuring:  125 ps-resolution MagniVu™ acquisition.
Software Defined Radio
The GNU in RADIO Shravan Rayanchu. SDR Getting the code close to the antenna –Software defines the waveform –Replace analog signal processing with Digital.
Ultra-Wideband Research and Implementation By Jarrod Cook and Nathan Gove Advisors: Dr. Brian Huggins Dr. In Soo Ahn Dr. Prasad Shastry.
1 Lab. 13 SISO Wireless System I  In a typical communication system, receiving starts with synchronization.  For a packet-based system, it includes –
Pulse Code Modulation Pulse Code Modulation (PCM) : method for conversion from analog to digital waveform Instantaneous samples of analog waveform represented.
Developing a SDR Testbed Alex Dolan Mohammad Khan Ahmet Unsal Project Advisor Dr. Aditya Ramamoorthy.
MSO/DPO2000 Series Oscilloscopes Fact Sheet Feature-rich tools for mixed-signal debug Features Featuring:  100 MHz and 200 MHz models  2 or 4 analog.
©1997 BG Mobasseri110/27/2015 V.29, V.32, V.32 bis... THE INS AND OUTS OF MODEMS.
Implementation of OFDM Transmitter based on the IEEE d Standard Presented by: Altamash Janjua Group Partner: Umar Chohan Supervisors: Dr. Brian L.
Digital Phase Control System for SSRF LINAC C.X. Yin, D.K. Liu, L.Y. Yu SINAP, China
Presented by: Sergey Volkovich Vladimir Dibnis Spring 2011 Supervisor: Mony Orbach.
MSO/DPO2000 Series Oscilloscopes Fact Sheet Feature-rich tools for debugging mixed signal designs Designed to make your work easier Wave Inspector® controls.
Student: Vikas Agarwal Guide: Prof H S Jamadagni
Final Presentation Winter Barak Shaashua Barak Straussman Supervisor: Idan Shmuel.
Wireless communication Emmanuel Gyebison. Transmission Signals must be converted into digital values, using a circuit called ADC (Analog to Digital Converter),
Connecting EPICS with Easily Reconfigurable I/O Hardware EPICS Collaboration Meeting Fall 2011.
P09311: FPGA Based Multi-Purpose Driver / Data Acquisition System Sponsor: Dr. Marcin Lukowiak Team MemberDisciplineRole Adam Van FleetEEProject Manager/Documentation.
1 Lab. 3 Digital Modulation  Digital modulation: CoderDAC Transmit filter Up- conversion Channel Down- conversion Receive filter ADC ProcessingDetectionDecoder.
Presenters: Genady Paikin, Ariel Tsror. Supervisors : Inna Rivkin, Rolf Hilgendorf. High Speed Digital Systems Lab Yearly Project Part A.
High Speed Digital System Lab Final Presentation 1 semester project  Instructor: Mony Orbach  Students: Pavel Shpilberg Ohad Fundoianu.
Postacademic Interuniversity Course in Information Technology – Module C1p1 Chapter 4 Communications, Theory and Media.
Baseband Implementation of an OFDM System for 60GHz Radios: From Concept to Silicon Jing Zhang University of Toronto.
Communication Techniques Design Team 2 Luke LaPointe Nick Timpf Mark VanCamp Brent Woodman Steve Zuraski Design Team 2 Luke LaPointe Nick Timpf Mark VanCamp.
MODEM B Y K H U S H. With the evolution of technology, world has contracted in to a small village. One single click on your computer can connect you to.
Digital Transceiver Implementation
1 Lab. 12 Signal transmission with two boards  The system: –Use DSP to conduct processing in this lab. DigitalAnalog a(n)a(n) DigitalAnalog DAC ADC PC.
BPM stripline acquisition in CLEX Sébastien Vilalte.
16 February 2011Ian Brawn1 The High Speed Demonstrator and Slice Demonstrator Programme The Proposed High-Speed Demonstrator –Overview –Design Methodology.
1 Lab. 11 Modulation/demodulation with RF module  The system: Digital Analog  a(n)a(n) Filter Digital Digital filter (SRRC) Digital Analog  Filter Digital.
1 Lab. 10 Signal transmission with RF module  The system: –Use DSP to conduct processing in this lab. DigitalAnalog a(n)a(n) DigitalAnalog DAC ADC PC.
Members:Ahmet Unsal Alex Dolan Mohammad Khan Adviser:Prof. Aditya Ramamoorthy.
Jitter and BER measurements on the CuOF prototype G. Dellacasa, G. Mazza – INFN Torino CMS Muom Barrel Workshop CERN, February 25th, 2011.
Status and Plans for Xilinx Development
Introduction to OFDM and Cyclic prefix
The SLAC Instrumentation and Control Platform
OptiSystem applications: Digital modulation analysis (PSK)
Dr. Clincy Professor of CS
디지털통신 Bandpass Modulation 1 임 민 중 동국대학교 정보통신공학과.
Design and Validation of a UWB Transmitter for FPGA Implementation
Design and implementation of a frequency hopping transceiver on a sdr kit Phase-V
Simulink Implementation of a Cable Modem
Manual Robotics ..
Operation and Control of 42 GHz Gyrotron system in ECRH
Presentation transcript:

Poster Winter Barak Shaashua Barak Straussman Supervisor: Idan Shmuel

Project Goals Implementation of a transmitter with Labview on FPGA. Project modulation types: 4 DQAM 8 DPSK

Hardware Connection 250MS/s 1.5MB/s 2.1GS/s 16MB memory Tabor – wx2182 as DAC NI FlexRio FPGA 7965R as TX NI 5761 Digitizer + NI FlexRio FPGA 7965R as RX

System Problems The bottleneck of the system is the speed of the DAC (Tabor wx2182) connection through the GPIB cable. Therefore, the system complexity was reduced by simulating The TX on the HOST. (Even though the TX works on the FPGA). Streaming is not supported by the DAC through the GPIB. Transmission is done in packets as big as the memory of the DAC. The DAC doesn’t transmit both channels synchronically (without trigger). As a result, the two channels are combined on the HOST and delivered to the DAC as one channel.

Data Rates Transmitter boundary: DAC max sample rate: 2.1GS/sec. In this rate carrier wave frequency: 1.05GHz. Receiver boundary: The ADC (NI5761) - max sample rate: 250MS/sec --> BW = 125MHz. Data boundary: Limited by the DAC memory size - 16M samples.

I Q Serial / Parallel Serial / Parallel Constellation Mapping Constellation Mapping DAC ISI Filter ISI Filter Up Converter Channel Coder Channel Coder Source Coder Combiner Sin(wt) + π/2 I Q DAC

Symbol Decision Symbol Decision Constellation Mapping Constellation Mapping Channel Decoder RF Parallel / Serial ADC Sin(wt) + π/2 I Q I Q (+ Source) Timing & Carrier Recovery Timing & Carrier Recovery LPF

Implementation example - Transmitter Symbol Mapping ***

Implementation example - Acquisition FPGA

Transmission Parameters We worked with Carrier frequency: 50MHz + 10 samples per period --> DAC operates in 500MS/sec. Symbol = 1 period of the carrier. Data rate: DQPSK - 2 bit/symbol - 100Mbit/sec. D8PSK - 3 bit/symbol - 150Mbit/sec. With 16M DAC memory - Data transition per transmission: 400KB (DQPSK) / 600KB (D8PSK).

Results 25MHz transmission --> BER=0 (One symbol error at the edge, not dependent on transmission length) 50MHz transmission --> BER=0 80MHz transmission --> BER=1/3 No alignment between samples and carried periods. Over sampling too low.

Summery In this project we acquired a lot of knowledge about communication and modulation. The project involved the integration of variety of systems and work environments. Future improvements: Labview - We found it hard to debug FPGA VI. Tabor - In our project setting, wx2182 wasn’t suitable.