Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 CMS Tracker FED CMS Tracker System.

Slides:



Advertisements
Similar presentations
John Coughlan et al.Rutherford Appleton Laboratory14th May 20023rd CMS Electronics Week Tracker Front-End Driver Progress Report 3rd CMS Electronics Week.
Advertisements

Questionnaire Response
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory12 March 2002 CMS Tracker FED - Front End FPGA.
Tracker Strip and Pixel FEDs John Coughlan Tracker Readout Upgrade Meeting September 12 th 2007.
256 channel data acquisition system for VISTA focal plane to readout sixteen 2k x 2k VIRGO detectors Largest ever such system.
Uli Schäfer 1 JEM1: Status and plans JEM1.1 Status Plans.
HCAL FIT 2002 HCAL Data Concentrator Status Report Gueorgui Antchev, Eric Hazen, Jim Rohlf, Shouxiang Wu Boston University.
Uli Schäfer 1 JEM1: Status and plans power Jet Sum R S T U VME CC RM ACE CAN Flash TTC JEM1.0 status JEM1.1 Plans.
LCWS Apr 2004Paul Dauncey - CALICE Readout1 CALICE ECAL Readout Status Paul Dauncey For the CALICE-UK electronics group: A. Baird, D. Bowerman,
29 January 2004Paul Dauncey - CALICE DAQ1 UK ECAL Hardware Status David Ward (for Paul Dauncey)
Fabrication & Assembly of Opto-Rx12 Modules for CMS- Preshower S. K. Lalwani Electronics Division Bhabha Atomic Research Centre Mumbai –
LECC2004: Performance of the CMS Silicon Tracker FED: Greg Iles13 September Performance of the CMS Silicon Tracker Front-End Driver 10th Workshop.
Instrumentation DepartmentJ. Coughlan et al.Rutherford Appleton Laboratory14 September 2000LEB2000 Krakow The Front-End Driver Card for CMS Silicon Microstrip.
21 January 2003Paul Dauncey - UK Electronics1 UK Electronics Status and Issues Paul Dauncey Imperial College London.
CMS Annual Review September 2004Geoff Hall1 Tracker Off-detector Electronics On-detector electronics production approaching completion procuring spares.
John Coughlan CMS Week Mar FED Update FED Production Status Transition Card.
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory17 October 2001 Clock Distribution Scheme LVDS.
Instrumentation Department John Coughlan Rutherford Appleton Laboratory14 November 2002 CMS Tracker Readout Effort Requirements in Instrumentation Department.
LNL 1 SLOW CONTROLS FOR CMS DRIFT TUBE CHAMBERS M. Bellato, L. Castellani INFN Sezione di Padova.
Instrumentation DepartmentJohn Coughlan et al.Rutherford Appleton Laboratory23 October 2002Tracker Electronics Meeting The Front-End Driver Card FEDv1.
Electronic System Design GroupInstrumentation DepartmentR. Halsall, S. Taghavirad et alRutherford Appleton Laboratory5 March 2003 Delay FPGA I/O Clock40.
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory21 October 2002 CMS Tracker FED Back End FPGA Frame_Sync_out0.
John Coughlan Tracker Week Feb FED Status FED Production Status Transition Card.
Gueorgui ANTCHEVPrague 3-7 September The TOTEM Front End Driver, its Components and Applications in the TOTEM Experiment G. Antchev a, b, P. Aspell.
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory16 January 2002 CMS Tracker FED Back End FPGA Frame_Sync_out0.
Background Physicist in Particle Physics. Data Acquisition and Triggering systems. Specialising in Embedded and Real-Time Software. Since 2000 Project.
1 VeLo L1 Read Out Guido Haefeli VeLo Comprehensive Review 27/28 January 2003.
Rome 4 Sep 04. Status of the Readout Electronics for the HMPID ALICE Jose C. DA SILVA ALICE.
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory1 June 2001 Front End Module Circuit 12 Channel.
FED Overview VME-FPGA TTCrx BE-FPGA Event Builder Buffers FPGA Configuration Compact Flash Power DC-DC DAQ Interface 12 Front-End Modules x 8 Double-sided.
Instrumentation DepartmentCCLRC Rutherford Appleton Laboratory28 March 2003 FED Project Plan 2003 FED Project aiming to satisfy 2 demands/timescales: Module.
FED RAL: Greg Iles5 March The 96 Channel FED Tester What needs to be tested ? Requirements for 96 channel tester ? Baseline design Functionality.
J. Coughlan et al. 1st October 2003 LECC 2003 Amsterdam The CMS Tracker Front-End Driver 9 th Workshop on Electronics for LHC Experiments Amsterdam J.A.Coughlan,
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory17 October 2001 Delay FPGA I/O Clock40 Reset ADC_Data_stream_0.
Alexei SemenovGeneric Digitizer Generic Digitizer 10MHZ 16 bit 6U VME Board.
Tracker Week 11th February CCLRC, Rutherford Appleton Laboratory, Oxon, UK Imperial College, London, UK Brunel.
John Coughlan Tracker Week October FED Status Production Status Acceptance Testing.
16th July 2003Tracker WeekJohn Coughlan et. al.FED-UK Group Final FED Progress Report CMS Tracker Week 16th July 2003.
Final FED 1 Testing Set Up Testing idea and current status Preliminary results Future development Summary M. Noy
Instrumentation DepartmentCCLRC Rutherford Appleton Laboratory Clocks Data FEDv1 Final Firmware Subtasks Serial Comms VME LINK VME Bus VME SystemACE System.
Instrumentation DepartmentJ. Coughlan et al.Rutherford Appleton Laboratory23 October 2002Tracker Electronics Meeting The Front-End Driver Card FEDv1 VME.
Tracker Week October CCLRC, Rutherford Appleton Laboratory, Oxon, UK Imperial College, London, UK Brunel University,
Tracker Week 21st April CCLRC, Rutherford Appleton Laboratory, Oxon, UK Imperial College, London, UK.
Instrumentation DepartmentJ. Coughlan et al.Rutherford Appleton Laboratory11 September 2002LEB 2002 Colmar The Front-End Driver Card for the CMS Silicon.
LCWS Apr 2004Paul Dauncey - CALICE Readout1 CALICE ECAL Readout Status Paul Dauncey For CALICE-UK electronics group: A. Baird, D. Bowerman, P. Dauncey,
Connector Differential Receiver 8 Channels 65 MHz 12 bits ADC FPGA Receive/buffer ADC data Format triggered Events Generate L1 Primitives Receive timing.
24th October 2003 M. Noy, Imperial College London0 M. Noy FED Project Status.
4 November 2002Paul Dauncey - Electronics1 UK Electronics Status Paul Dauncey Imperial College London.
Electronic System Design GroupInstrumentation DepartmentRob HalsallRutherford Appleton Laboratory19 July 2002 Electronic System Design Group CMS Tracker.
LECC2004: Performance of the CMS Silicon Tracker FED: Greg Iles13 September Performance of the CMS Silicon Tracker Front-End Driver 10th Workshop.
Tracker Week February presented by John Coughlan RAL FED Status FEDv2 Testing Pre-Series Manufacture Final Production.
Instrumentation DepartmentJ. Coughlan et al.Rutherford Appleton Laboratory23 October 2002Tracker Electronics Meeting The Front-End Driver Card FEDv1 VME.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
ESDG Mtg 15th April CMS-FED Production FEDv1 Productions Jan 2003 : 2 boards. Working. June 2003 : 3.
E. Hazen - DTC1 DAQ / Trigger Card for HCAL SLHC Readout E. Hazen - Boston University.
Electronic System Design GroupInstrumentation DepartmentR. Halsall, S. Taghavirad et alRutherford Appleton Laboratory5 March 2003 CMS Tracker FED Firmware.
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory18 July 2001 CMS Tracker FED CMS Tracker Two Weekly.
LECC2003: The 96 Chann FED Tester: Greg Iles30 September The 96 channel FED Tester Outline: (1) Background (2) Requirements of the FED Tester (3)
ECAL electronics schedule JFMAMJJASONDJFMAM Prototype 2 boards Design Layout Fabrication and assembly Testing, including VFE prototype tests Production.
E. Hazen1 MicroTCA for HCAL and CMS Review / Status E. Hazen - Boston University for the CMS Collaboration.
E. Hazen - CMS Electronics Week
DAQ / Trigger Card for HCAL SLHC Readout E. Hazen - Boston University
DAQ / Trigger Card for HCAL SLHC Readout E. Hazen - Boston University
Development of the CMS Silicon Strip Tracker Readout
MicroTCA Common Platform For CMS Working Group
VELO readout On detector electronics Off detector electronics to DAQ
Felix Sefkow CALICE/EUDET electronics meeting CERN, July 12, 2007
UK ECAL Hardware Status
The CMS Tracking Readout and Front End Driver Testing
Presentation transcript:

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 CMS Tracker FED CMS Tracker System Meeting Test Rob Halsall et al 30 July 2001 CERN

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July V CMS Tracker FED Test 96 ADC Module TTC FPGA Opto Rx PD Array Prog Delay 1 Synch & Processing TTCrx FE 1 9 SBC DAQ QDR SSRAM 1 SLINK VME BSCAN FPGA 3V2.5V1.8V Dual ADC 3V Dual ADC 1 6 3V FPGA Opto Rx PD Array 8 Synch & Processing FE 8 8 3V 2.5V 1.8V Dual ADC 3V Dual ADC way FR Readout & Synch Control ASIC 3 Prog Delay 3 FPGA 12 FPGA FLASH VME Interface I2C 12 way FR BScan FPGA config clk40 I2C 1 Temp Sense Temp Sense analoguedigital Clock inj TTS 3V

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 CMS Tracker FED System Overview Board Layout Reference adc TTCrx FE 1 DAQ TTC FE 2 FE 3 FE 4 FE 5 FE 6 FE 7 FE MByte/s 150 MByte/s/% 100 KHz 360 MByte/s 96 ADC Channels VME FPGA SLINK PMC FE FPGA adc FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA RO FPGA SSRAMs Top view digital analogue VME Boundary Scan TTS

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 Test board CMS Tracker FED Test Post Assembly 1 adc TTCrx 96 ADC Channels VME FPGA Test board FE FPGA adc FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA RO FPGA SSRAMs Top view digital analogue PSU BSCAN CARD Loop back Analogue Scan I/O via Test Modules ‘Bed of Nails’ ATE test for Analogue? ‘Fying Probe’ test for Analogue? Boundary Scan Test digital devices Bounday Scan Test Modules for I/O Boundary Scan Test digital devices Bounday Scan Test Modules for I/O Opto Rx position Loop back Sysclock BSCAN Module Loop back Test board AFG or DAC BSCAN x12 x96 Assembly Company Simple Passive Loop back Version

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 FPGA Test Module CMS Tracker FED Test Post Assembly 1+ adc TTCrx 96 ADC Channels VME FPGA Test CMC FE FPGA adc FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA RO FPGA SSRAMs Top view digital analogue FPGA PSU BSCAN CARD or CHIPSCOPE Sysclock Bounday Scan Test Modules for connectors with digital signals CHIPSCOPE JTAG Readout… Boundary Scan digital devices ‘Bed of Nails’ ATE test for Analogue ‘Flying Probe’ ATE test for Analogue Boundary Scan digital devices ‘Bed of Nails’ ATE test for Analogue ‘Flying Probe’ ATE test for Analogue Test board Analogue signal Injection DAC/AFG Opto Rx position Assembly Company

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 Test board CMS Tracker FED Test Chipscope adc TTCrx 96 ADC Channels VME FPGA Test board FE FPGA adc FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA RO FPGA SSRAMs Top view digital analogue PSU Loop back Little design effort required Early readout of ADC data No VME Interface required Chipscope Logic Analyser per ADC embedded in FPGA Efffectively ‘Scope Mode’ with JTAG Readout Chipscope Logic Analyser per ADC embedded in FPGA Efffectively ‘Scope Mode’ with JTAG Readout Opto Rx position Loop back Test board AFG or DAC BSCAN x12 x96 Assembly Company Simple Passive Loop back Version Chipscope

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 FPGA Test Module PSU BSCAN CARD Sysclock CMS Tracker FED Test Post Assembly 2 adc TTCrx 96 ADC Channels VME FPGA FE FPGA adc FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA RO FPGA SSRAMs Top view digital analogue TTC Single DAC Opto Tx fanned out 96 way Boundary Scan controlled... Single DAC Opto Tx fanned out 96 way Boundary Scan controlled... Simple DC scan test of ADC bits Too complicated? BSCAN Controlled DAC & Opto Tx Assembly Company or RAL Test CMC FPGA

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 CMS Tracker FED Test Internal tests via VME adc TTCrx 96 ADC Channels VME FPGA SLINK CMC FE FPGA adc FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA RO FPGA SSRAMs Top view digital analogue VME VME SBC RAL EXT Clock Boundary Scan TTS CHIPSCOPE

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 CMS Tracker FED Test Performance/Soak adc TTCrx 96 ADC Channels VME FPGA SLINK CMC FE FPGA adc FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA RO FPGA SSRAMs Top view digital analogue VME BSCAN AFG & Opto Tx TTC System DAQ System VME SBC TTS Level of Analogue testing? crosstalk, performance... Level of Analogue testing? crosstalk, performance... CHIPSCOPE FPGA Embedded Logic Analysers readout via Boundary Scan CHIPSCOPE RAL

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 CMS Tracker FED Test In System adc TTCrx 96 ADC Channels VME FPGA SLINK PMC FE FPGA adc FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA RO FPGA SSRAMs Top view digital analogue VME Boundary Scan Detector TTC System DAQ System VME SBC TTS Detector Module Generate input test signals Detector Module Generate input test signals CHIPSCOPE FPGA Embedded Logic Analysers readout via Boundary Scan for commissioning CHIPSCOPE Detector RAL/CERN

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 CMS Tracker FED Test In System - other aspects adc TTCrx 96 ADC Channels VME FPGA SLINK PMC FE FPGA adc FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA FE FPGA BE FPGA SSRAMs Top view digital analogue VME Front End TTC System DAQ System VME SBC BE FPGA -> DAQ & TTS Generate input test signals to DAQ &TTS Fixed Pattern & Random Data Generation BE FPGA -> DAQ & TTS Generate input test signals to DAQ &TTS Fixed Pattern & Random Data Generation FED ‘SCOPE’ MODE + async Trigger Setup timing & calibration APV diagnostics Front End CERN Boundary Scan TTS CHIPSCOPE

Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory30 July 2001 CMS Tracker FED Test Equipment List JTAG Laptop & JTAG Software, USB-JTAG box, JTAG-I/O box, Cables & Connectors VME I/O Module, Analogue I/O Module, SLINK I/O Module Analogue Performance Tests Arbitrary Function Generator Analogue I/O Module Chipscope Kit Optical Test +Electrical-Optical Converter & Fanout Other Items TTC System, Clock Generator VME SBC, VME-PC Interface SLINK Modules Labview, VxWorks…. 9U VIPA Crate Cooled Rack, Cooler JTAG Laptop & JTAG Software, USB-JTAG box, JTAG-I/O box, Cables & Connectors VME I/O Module, Analogue I/O Module, SLINK I/O Module Analogue Performance Tests Arbitrary Function Generator Analogue I/O Module Chipscope Kit Optical Test +Electrical-Optical Converter & Fanout Other Items TTC System, Clock Generator VME SBC, VME-PC Interface SLINK Modules Labview, VxWorks…. 9U VIPA Crate Cooled Rack, Cooler