L 05 29Jan021 EE 4345 - Semiconductor Electronics Design Project Spring 2002 - Lecture 05 Professor Ronald L. Carter

Slides:



Advertisements
Similar presentations
ECE 3130 – Digital Electronics and Design
Advertisements

Verilog XL Tutorial By Greg Edmiston Scott McClure August 2004.
Webcutter Estimated time required: 40 min
Sweeping a Variable Resistor Wheatstone Bridge. Place the Parts 1.VDC 2.R, which you place 3 times. The numbering of the resistor increases sequentially.
Getting Started with Cadence Compiled by Ryan Johnson April 24, 2002  Open Orcad Capture under Engineering Software  Under FILE, choose NEW, PROJECT.
LNA Simulation Tutorial
PSPICE Tutorial Spring 2015
PSPICE Tutorial. Introduction SPICE (Simulation Program for Integrated Circuits Emphasis) is a general purpose analog circuit simulator that is used to.
Introduction to Hspice & mWaves
Introduction to PSpice Simulation Software. The Origins of SPICE In the 1960’s, simulation software begins –CANCER Computer Analysis of Nonlinear Circuits,
SP2006 CSE598A/EE597G CAD Tool Tutorial Spring 2006 CSE598A / EE597G Analog-Digital Mixed-Signal CMOS Chip Design.
VLSI Layout using Microwind
ECE 3130 – Digital Electronics and Design Lab 4 VTC and Power Consumption Fall 2012 Allan Guan.
PSPICE - Review Kishore C. Acharya. Kishore Acharya2 Starting Simulation with PSPICE Launch PSPICE design Manager Create a New Work Space or Open an Existing.
ECE 272 Xilinx Tutorial. Workshop Goals Learn how to use Xilinx to: Draw a schematic Create a symbol Generate a testbench Simulate your circuit.
How to use the VHDL and schematic design entry tools.
EE 2303 Week 2 EE 2303 Week 2. Overview Kirchoff’s Current Law (KCL) Kirchoff’s Voltage Law (KVL) Introduction to P-spice.
Project 2: Cadence Help Fall 2005 EE 141 Ke Lu. Design Phase Estimate delay using stage effort. Example: 8 bit ripple adder driving a final load of 16.
The Internet. Telnet Telnet means using your computer as a terminal. All commands you type are sent to the host computer you are connected to and executed.
Simulation of Created Design Documentation on the simulation process of a basic injector-separation channel model design.
Getting Started with Cadence Prepared by Ryan Johnson, 2002  Open Orcad Capture under Engineering Software  Under FILE, choose NEW, PROJECT  The following.
Mary K. Olson PS Reporting Instance – Query Tool 101.
LSU 06/04/2007Electronics 81 CAD Tools for Circuit Design Electronics Unit – Lecture 8 Schematic Diagram Drawing Etched Circuit Board Layout Circuit Simulation.
Cadence Tutorial -- Presented by Chaitanya Emmela VLSI Research Group CACS.
Abdülkadir ERYILDIRIM Turgut Ozal University. The Objectives:  Open and Save New Project File  Create a Circuit Schematic  Get Place, Place Parts i.e.
L-EDIT Tutorial EEL 4310.
Lecture bases on CADENCE Design Tools Tutorial
Basic Pspice Instructions Stuart Tewksbury
Mentor Tools tutorial Bold Browser Design Manager Design Architect Library Components Quicksim Creating and Compiling the VHDL Model.
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – 30 Lab 5: Layout.
ECE122 – Digital Electronics & Design
Command Interpreter Window (CIW)
ELECTRIC CIRCUITS ECSE-2010 Spring 2003 Class 3. ASSIGNMENTS DUE Today (Thursday): Will introduce PSpice Activity 3-1 (In Class) using PSpice Will do.
Tanner Tools Tutorial S-Edit v13.0 Tutorial.
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – 30 Lab 3: Layout.
Putting Zing into your Classroom with Jing. Why use Flash presentations? Personalize course content Add related concepts Reach various kinds of learners.
Synopsys Custom Designer Tutorial for a chip integration using the University of Utah Standard Cell Libraries In ON Semiconductor 0.5u C5 CMOS Version.
Synopsys Custom Designer Tutorial for a chip integration using the University of Utah Standard Cell Libraries In ON Semiconductor 0.5u C5 CMOS Version.
Part IV: Finishing The Layout – Finishing Touches and Design Rule Check September 24-28, 2012 Carol Lenk Introduction to Prototyping a LED Driver.
Fall 08, Oct 31ELEC Lecture 8 (Updated) 1 Lecture 8: Design, Simulation Synthesis and Test Tools ELEC 2200: Digital Logic Circuits Nitin Yogi
CADENCE CONFIDENTIAL 1CADENCE DESIGN SYSTEMS, INC. Cadence Front to Back End Adil Sarwar March 2004.
Objectives Understand the design environment and flow
Lab 4 Experiments 8 and 9. Same Circuit: Experiment 8 and 9.
Introduction to PSpice
SJTU 2006 SPADE Manual Ma Diming
Turning in Assignments on Engrade Visual Tutorial By Mrs. Rissa Rinde.
Wheatstone Bridge. Schematic of a Wheatstone Bridge V BA = 0V and I R3 = I R4 if R 1 = R 2 and R 3 = R 4. Typically, the resistors are selected such that.
If you don’t have Google Earth downloaded already, you can go to to get it.
ECE122 – Digital Electronics & Design Tanner Tools Tutorial Ritu Bajpai September 4, 2008.
Written by Whitney J. Wadlow
It’s always important that all of your nodes be numbered. So the way to do that is to go to Options at the top of the screen then select Preferences. When.
1 EE 382M VLSI 1 EE 360R Computer-Aided Integrated Circuit Design Lab 1 Demo Fall 2011 Whitney J. Wadlow.
How to use S-parameter data files in ADS
VLSI Synthesis and Simulation Tools Nitin Yogi 01/09/2009
Diode Detector Simulation, Design and Measurement
Introduction to LTspice IV
Introduction to PSPICE
Diode Detector Simulation, Design and Measurement
PSPICE Quickstart Revision 0
Written by Whitney J. Wadlow
類比電路(一)實習.
WORKSHOP 1 INTRODUCTION.
NCSU CDK Setup & Example
First contact with Cadence icfb
Bias Point Calculations:
Bias Point Calculations:
S-parameters measurements
Introduction to PSpice
Introduction to PSpice
Presentation transcript:

L 05 29Jan021 EE Semiconductor Electronics Design Project Spring Lecture 05 Professor Ronald L. Carter

L 05 29Jan022 RFP for TP1.1 - TP 1.10 Each of the groups in EE 4345 designated by group leaders will present a proposal for doing a Technology Presentation in TP1.1 - TP1.10 as in assignments Group Leaders –Fares Alnajjar –Jepsy Colon –Robert Colville –Eyad Fanous –Carlos Garcia –Derek Johnson –Nam Nguyen –Peter Presby –Viet Tran –Preeti Yadav

L 05 29Jan023 Dates for Technology Project Reports 12 Feb - TP1.1 Text Chapter to Feb - TP1.2 Text Chapter through Feb - TP1.3 Text Chapter 3 - Ch Feb - TP1.4 Text Chapter Feb - TP1.5 Text Chapter Feb - TP1.6 Text Chapter 4 - Ch Feb - TP1.7 Chapter (except CMOS and BiCMOS) through Feb - TP1.8 Chapter 5 - Ch through Feb - TP1.9 Chapter through Feb - TP1.10 Chapter 6 - Ch 6 (all)

L 05 29Jan024 Minimum presentation requirements 25 to 35 minutes. using visuals such as black on white line drawing transparencies which are easily readable from all parts of the classroom, and can be downloaded so that all students can make their own copy. electronic copy as *.doc or *.ppt file of visuals mailed to by noon the day before presentation.

L 05 29Jan025 TO RESPOND TO THIS RFP By 5 pm 31 January, each Group Leader will return the following from their group: –A list of all TEN TP numbers, TP1.1 through TP1.10, in rank order of –the preference of the group for presentation. Give the TP number MOST preferred FIRST.

L 05 29Jan026 TO RESPOND TO THIS RFP –The Group's plan for making the presentation awarded. Include: a description of the media to be used (transparencies, etc.), extra sources for information presented (other books, etc.), plan for development and presentation of the presentation, and other plans which you believe should warrant awarding your highest preferences.

L 05 29Jan027 TO RESPOND TO THIS RFP how each group member will participate in the preparation and presentation of the Technology Presentation - state the specific responsibilities of each member. The TP assignments for TP1.1 through TP1.10 will be announced by 5 PM on 1 February.

L 05 29Jan028 Getting started To set up your unix environment follow these steps: Make directory called cadence. Open console and type ftp gamma at login prompt : cxs4776 password: cxs2011 get.cshrc.oo get.cshrc.ic get.simrc get.cdsinit bye

L 05 29Jan029 Adding the technology files. Open the console and at prompt type: telnet gamma cxs4776 password: cxs2011 cp –r cadence/ temp exit cp –r /tmp/cadence Take care of the spaces in the commands.

L 05 29Jan0210 Now you are all set for Cadence and Hspice Every time you need to start working on Cadence do the following: source.cshrc.ic icfb& These are some useful Cadence and Hspice tutorials online:

L 05 29Jan0211 Schematic Capture: Making the circuit Open the Library Manager (click tools on cadence window) Create a new library (say Trial) File > New >Library > Name >Attach existing file > Analog lib Create a cell view (say inverter) Click on library “Trial” > New >Cell view>Name> Tool: Schematic Composer A black window should be on your screen now. Familiarize yourself with the handy click buttons on the left. To add the parts of circuit Instance > Browse > Analog lib > Select component >select view as symbol.

L 05 29Jan0212 Add n-channel MOSFET (NMOS4) and a p-channel MOSFET (PMOS4). Set the properties, specifying width, length, and model. Add pins : IN OUT VDD GND Connect with wires Check and save

L 05 29Jan0213 Schematic Capture: Making the symbol Each circuit (schematic) created should have a symbol. The symbol is normally required when the same component is repeatedly used. This is most likely to happen when the bottom up design flow approach is used. To create a symbol: Click on library “Trial” > New >Cell view>Name (same as schematic)> Tool: Schematic Symbol Draw > Shape Add pins with same names as those in the schematic Check and Save

L 05 29Jan0214 Simulation To simulate the behavior of a component or a system a test bench is required. The best of going about that is creating a test library. Create another library (say Trial test) Create a new cell view (say Invtest) To add the parts of circuit Instance > Browse > Trial > Select Inverter >select view as symbol. Attach a voltage source (vdc) at the IN and at VDD Add a capacitor ( say cap = 0.01fF) Attach ground (gnd) to the pin GND Connect with wires Check and save

L 05 29Jan0215 There are various kinds of analyses possible, DC,AC,transient,etc. We will try DC analysis first. Click on Tools > Analog Environment (this opens another window) Analyses > DC > Specify the start and stop values and the component to be varied (In this case input voltage) Outputs > to be plotted > select on schematic > wire coming out of “OUT” pin and the one going into the “IN” pin. Setup > Simulator > HSPICE Setup > modelpath > type in /home/usrXXXX/cadence/IC/models > add above > select path > apply and run If everything is OK you should get an output in the form of the trasfer curve of Inverter.