B.Satyanarayana, TIFR, Mumbai. Architecture of front-end ASIC INO Collaboration Meeting VECC, Kolkata July 11-13, 20112 Amp_out 8:1 Analog Multiplexer.

Slides:



Advertisements
Similar presentations
Operational Amplifier
Advertisements

Chapter 7 Operational-Amplifier and its Applications
Lecture 4: Signal Conditioning
Op-Amp- An active circuit element designed to perform mathematical operations of addition, subtraction, multiplication, division, differentiation and.
SAAB SPACE 1 The M2 ASIC A mixed analogue/digital ASIC for acquisition and control in data handling systems Olle Martinsson AMICSA, October 2-3, 2006.
[ 1 ] LVDS links Servizio Elettronico Laboratori Frascati INFN - Laboratori Nazionali di Frascati G. Felici LVDS links.
E. Atkin, E. Malankin, V. Shumikhin NRNU MEPhI, Moscow 1.
ICAL Instrumentation Challenges &/ Opportunities B.Satyanarayana TIFR, Mumbai.
Department of Information Engineering357 Operation amplifier The tail, large impedance gives high CMRR Mirror as active load. High gain Follower as buffer.
Microwave Interference Effects on Device,
Hotel Arasan Sapthagiri, Madurai January 23, 2011.
Introduction to Op Amps
A.Kashchuk Muon meeting, CERN Presented by A.Kashchuk.
Regulated Cascode based Frontend ASIC Anusparsh for glass Resistive Plate Chamber (RPC) readout in the ICAL detector V.B. Chandratre, Veena Salodia, Menka.
UNIVERSAL COLLEGE OF ENGG. AND TECH. ANALOG ELECTRONICS.
A High-speed Adaptively-biased Current- to-current Front-end for SSPM Arrays Bob Zheng, Jean-Pierre Walder, Henrik von der Lippe, William Moses, Martin.
High-Speed Circuits & Systems Laboratory Electronic Circuits for Optical Systems : Transimpedance Amplifier (TIA) Jin-Sung Youn
ACES Workshop 3-4 March, 2009 W. Dabrowski Serial power circuitry in the ABC-Next and FE-I4 chips W. Dabrowski Faculty of Physics and Applied Computer.
Chapter 6 Voltage Regulators - Part 2-.
1 SciFi electronics meeting – CERN– June 20 th 2011 Some ideas about a FE for a SciFi tracker based on SiPM A. Comerma, D. Gascón Universitat de Barcelona.
Calorimeter upgrade meeting – CERN – October 5 th 2010 Analog FE ASIC: first prototype Upgrade of the front end electronics of the LHCb calorimeter E.
Introduction to Op Amp Circuits ELEC 121. April 2004ELEC 121 Op Amps2 Basic Op-Amp The op-amp is a differential amplifier with a very high open loop gain.
IC Voltage Regulator.
Analogue Electronics II EMT 212/4
B.Satyanarayana, TIFR, Mumbai For and on behalf of ICAL electronics team.
Ch4 Electronic Components Circuit/Schematic Symbols.
Development of Readout ASIC for FPCCD Vertex Detector 01 October 2009 Kennosuke.Itagaki Tohoku University.
A 30-GS/sec Track and Hold Amplifier in 0.13-µm CMOS Technology
Transistor Amplifiers
ECE 4991 Electrical and Electronic Circuits Chapter 8.
Readout ASIC for SiPM detector of the CTA new generation camera (ALPS) N.Fouque, R. Hermel, F. Mehrez, Sylvie Rosier-Lees LAPP (Laboratoire d’Annecy le.
Chapter 4 Logic Families.
ICAL Electronics: Requirements and Challenges B.Satyanarayana TIFR, Mumbai.
K.C.RAVINDRAN,GRAPES-3 EXPERIMENT,OOTY 1 Development of fast electronics for the GRAPES-3 experiment at Ooty K.C. RAVINDRAN On Behalf of GRAPES-3 Collaboration.
Development of DC-DC converter ASICs S.Michelis 1,3, B.Allongue 1, G.Blanchot 1, F.Faccio 1, C.Fuentes 1,2, S.Orlandi 1, S.Saggini 4 1 CERN – PH-ESE 2.
PADI status Mircea Ciobanu 11 th CBM Collaboration Meeting February 26-29, 2007, GSI FEE1 PADI.
Commissioning of ICAL prototype detector electronics B.Satyanarayana TIFR, Mumbai.
First results from PADI-2 Mircea Ciobanu CBM Collaboration Meeting March 10 –13, 2009 GSI-Darmstadt FEE1.
FOPI RPC-FEE specs and performance Mircea Ciobanu CBM collaboration meeting March 9-12, 2005 GSI-Darmstadt.
Progress on STS CSA chip development E. Atkin Department of Electronics, MEPhI A.Voronin SINP, MSU.
Chapter 6 Voltage Regulators By En. Rosemizi Bin Abd Rahim EMT212 – Analog Electronic II.
Chapter 6 Voltage Regulators - Part 2-.
Hold signal Variable Gain Preamp. Variable Slow Shaper S&H Bipolar Fast Shaper 64Trigger outputs Gain correction (6 bits/channel) discriminator threshold.
B.Satyanarayana, TIFR, Mumbai * With some updates from ICAL Electronics meeting held on Jan 23 in Madurai.
Development of the Readout ASIC for Muon Chambers E. Atkin, I. Bulbalkov, A. Voronin, V. Ivanov, P. Ivanov, E. Malankin, D. Normanov, V. Samsonov, V. Shumikhin,
PARISUTHAM INSTITUTE OF TECHNOLOGY AND SCIENCE DEPARTMENT OF ELECTRICAL AND ELECTRONICS ENGINEERING II YEAR/ III SEMESTER LINEAR INTEGRATED CIRCUITS AND.
PMT gain check at Indiana University. Test setup inside dark box LED white paper PMT # JT0298 channel #2 (per HPK numbering) OTHER CHANNELS MASKED WITH.
ASIC Activities for the PANDA GSI Peter Wieczorek.
EMT212 – Analog Electronic II
Lecture 4: Signal Conditioning
A complete DC/DC converter ASIC for LHC upgrades S. Michelis, F. Faccio, G. Blanchot, I. Troyano CERN PH-ESE S.Saggini University of Udine, Italy Twepp.
B.Satyanarayana Department of High Energy Physics Tata Institute of Fundamental Research Homi Bhabha Road, Colaba, Mumbai,
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
Update on works with SiPMs at Pisa Matteo Morrocchi.
G. Kieft Nikhef Amsterdam Electronics- Technology PMT tubes PMT bases PMT asic’s Automatic tester for PMT bases Camac test set-up for PMT tubes LeCroy.
M. Atef, Hong Chen, and H. Zimmermann Vienna University of Technology
Guided by - Prof. N A Gajjar Prepared by : Hemaxi Halpati : Priyank Hirani : Manish Jatiya : Rakesh.
Chapter 6: Voltage Regulator
Front End. Charge pre-amp and detector Voltage regulator. TOP side. Detector linear voltage regulator BOTTOM side. Charge pre-amp.
Enhancement Presentation Carlos Abellan Barcelona September, 9th 2009.
PADME Front-End Electronics
Discussion on the preamp and calibration circuit and layout
A General Purpose Charge Readout Chip for TPC Applications
CTA-LST meeting February 2015
Analog FE circuitry simulation
Analogue Electronics Circuit II EKT 214/4
96-channel, 10-bit, 20 MSPS ADC board with Gb Ethernet optical output
Block Diagram Nikon (on-focal ) microscope Electronic Box NI: DAQ card
Chapter 6: Voltage Regulator
Operational Amplifier (Op-Amp)-μA741
Presentation transcript:

B.Satyanarayana, TIFR, Mumbai

Architecture of front-end ASIC INO Collaboration Meeting VECC, Kolkata July 11-13, Amp_out 8:1 Analog Multiplexer Channel-0 Channel-7 Output Buffer Regulated Cascode Transimpedance Amplifier Differential Amplifier Comparator LVDS output driver Regulated Cascode Transimpedance Amplifier Differential Amplifier Comparator LVDS output driver Common threshold LVDS_out0 LVDS_out7 Ch-0 Ch-7

Features of ICAL FE ASIC  IC Service: Europractice (MPW), Belgium  Service agent: IMEC, Belgium  Foundry: austriamicrosystems  Process: AMSc35b4c3 (0.35μm CMOS)  Input dynamic range:18fC – 1.36pC  Input impedance:  Amplifier gain: 8mV/μA  3-dB Bandwidth: 274MHz  Rise time: 1.2ns  Comparator’s sensitivity: 2mV  LVDS drive: 4mA  Power per channel: ~20mW  Package: CLCC48(48-pin)  Chip area: 13mm 2  Pilot production: 30 chips INO Collaboration Meeting VECC, Kolkata July 11-13, 20113

Schematic of front-end evaluation board

8-channel front-end board (Version 2) INO Collaboration Meeting VECC, Kolkata July 11-13, Two boards, AP1 and AP2 are being tested

Features of the front-end board  8 amplifier + discriminator channels  0.1μF series capacitors placed on the inputs as RPC strips are terminated using 50Ω resistors on the far-end  Gain = Output voltage  Input current  Typical gain obtained with the test setup 4-5mV/μA  The designed gain was 8mV/μA; but reduced on board to contain instability  Multiplexed buffered (50Ω) inverted analog output available  Buffered analog signal = ½ actual output (due to 50Ω termination)  Comparator threshold = –  Comparator outputs in LVDS logic (4mA drive) INO Collaboration Meeting VECC, Kolkata July 11-13, 20116

Front-end boards in TIFR RPC stack Layer 0, Channels: 8 to 23

Bias and threshold measurements INO Collaboration Meeting VECC, Kolkata July 11-13, PointAP1AP2Buffer (AP1) [Pin 9]Buffer (AP2) [Pin 9] Pin EnableDisableEnableDisable P CRODMM CRODMM P P P P P

Some signals and traces! Pulser input AP1 Buffer output with RPC Buffer output Comparator output with RPC (TTL) AP2 Buffer output with RPC INO Collaboration Meeting VECC, Kolkata July 11-13, 20119

Linearity studies of the front-end board Channel-to-channel gain variation is a concern

Preliminary power measurements  Power per channel estimated by the designers: ~20mW (Chip  Board = ASIC + support circuitry  A number of bias circuits, terminations, protection diodes – they all consume power  Measured current for the board: Multiplexer and buffer off: ~50mW/ch Multiplexer and buffer on: ~80mW/ch  Certainly there is an ample scope for optimising the circuit and in particular for power reduction INO Collaboration Meeting VECC, Kolkata July 11-13,

Work in progress and action plan  Study of amplifier gain and buffer output signal linearity using external pulser  Detailed study of threshold adjustment and its stability  Try finer threshold adjustment by connecting a 100KΩ resistor to either side of 100KΩ trim-pot (P2)  Calibration of threshold for RPC using noise rate and efficiency parameters  Integration of atleast four front-end boards with RPC stack  Revision of the chip Solve instability problem while the multiplexer is turned on Separate chips for positive and negative inputs as well as amplifier and discriminator might anyway solve this problem  Start repackaging the board for ICAL - to fit in zero volume! INO Collaboration Meeting VECC, Kolkata July 11-13,