Fabrication of CMOS Imagers

Slides:



Advertisements
Similar presentations
Charge Couple Devices Charge Couple Devices, or CCDs operate in the charge domain, rather than the current domain, which speeds up their response time.
Advertisements

Leakage in MOS devices Mohammad Sharifkhani.
Metal Oxide Semiconductor Field Effect Transistors
Homework: CMOS Fabrication Digital IC Design : Martin Page Discuss briefly the relationships between an ion beam’s acceleration potential, the beam.
Derek Wright Monday, March 7th, 2005
Spring 2007EE130 Lecture 41, Slide 1 Lecture #41 QUIZ #6 (Friday, May 4) Material of HW#12 & HW#13 (Lectures 33 through 38) –MOS non-idealities, V T adjustment;
SOGANG UNIVERSITY SOGANG UNIVERSITY. SEMICONDUCTOR DEVICE LAB. Power MOSFETs SD Lab. SOGANG Univ. Doohyung Cho.
High-K Dielectrics The Future of Silicon Transistors
Lateral Asymmetric Channel (LAC) Transistors
SOI BiCMOS  an Emerging Mixed-Signal Technology Platform
EE/MAtE1671 Front-End-Of-Line Variability Considerations EE/MatE 167 David Wahlgren Parent.
Resonant Tunneling Diodes Johnny Ling, University of Rochester December 16 th, 2006.
Lecture 15 OUTLINE MOSFET structure & operation (qualitative)
Institute of Digital and Computer Systems 1 Fabio Garzia / Finding Peak Performance in a Process23/06/2015 Chapter 5 Finding Peak Performance in a Process.
Lecture #25a OUTLINE Interconnect modeling
E ssonne N anopole September 20, 2004ALTIS Semiconductor Device Engineering team USING TCAD TO MINIMIZE PROCESS DISPERSIONS G. DUBOIS D. ANDRADE.
Reading: Finish Chapter 6
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
Spring 2007EE130 Lecture 39, Slide 1 Lecture #39 ANNOUNCEMENTS Late projects will be accepted –by 1:10PM Monday 4/30: 20 pt penalty –by 1:10PM Friday 5/4:
LDMOS for RF Power Amplifiers
Lecture 0: Introduction. CMOS VLSI Design 4th Ed. 0: Introduction2 Introduction  Integrated circuits: many transistors on one chip.  Very Large Scale.
Orit Skorka and Dileepan Joseph University of Alberta, Canada Reducing Crosstalk in Vertically- Integrated CMOS Image Sensors.
Optional Reading: Pierret 4; Hu 3
CMOS Process Integration ECE/ChE 4752: Microelectronics Processing Laboratory Gary S. May March 25, 2004.
ECE 431 Digital Circuit Design Chapter 3 MOS Transistor (MOSFET) (slides 2: key Notes) Lecture given by Qiliang Li 1.
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Derivation of transistor characteristics.
EE466: VLSI Design Power Dissipation. Outline Motivation to estimate power dissipation Sources of power dissipation Dynamic power dissipation Static power.
MOS Capacitors MOS capacitors are the basic building blocks of CMOS transistors MOS capacitors distill the basic physics of MOS transistors MOS capacitors.
Silicon – On - Insulator (SOI). SOI is a very attractive technology for large volume integrated circuit production and is particularly good for low –
Introduction to FinFet
Orit Skorka, Dan Sirbu, and Dileepan Joseph University of Alberta, Canada Optimization of Photodetector Thickness in Vertically-Integrated Image Sensors.
Performance Challenges of Future DRAM´s SINANO WS, Munich, Sept. 14th, 2007 M. Goldbach / J. Faul.
20/03/2003 Impact of Carbon on short channel behavior in deep submicronic N MOSFET’s 4 th European Workshop on Ultimate Integration of Silicon Impact of.
Limitations of Digital Computation William Trapanese Richard Wong.
Scaling II Mohammad Sharifkhani. Reading Textbook I, Chapter 2 Textbook II, Section 3.5, Section 4.5.3, Section 5.6.
CSCE 613: Fundamentals of VLSI Chip Design Instructor: Jason D. Bakos.
Robust Low Power VLSI ECE 7502 S2015 Minimum Supply Voltage and Very- Low-Voltage Testing ECE 7502 Class Discussion Elena Weinberg Thursday, April 16,
Short Channel Effects in MOSFET
Lecture 23 OUTLINE The MOSFET (cont’d) Drain-induced effects Source/drain structure CMOS technology Reading: Pierret 19.1,19.2; Hu 6.10, 7.3 Optional Reading:
HO #3: ELEN Review MOS TransistorsPage 1S. Saha Long Channel MOS Transistors The theory developed for MOS capacitor (HO #2) can be directly extended.
Introduction to MOS Transistors Section Outline Similarity Between BJT & MOS Introductory Device Physics Small Signal Model.
Bi-CMOS Prakash B.
Moore’s Law and Its Future Mark Clements. 15/02/2007EADS 2 This Week – Moore’s Law History of Transistors and circuits The Integrated circuit manufacturing.
Chapter 4: Secs ; Chapter 5: pp
Introduction to CMOS Transistor and Transistor Fundamental
The Fate of Silicon Technology: Silicon Transistors Maria Bucukovska Scott Crawford Everett Comfort.
CMOS VLSI Design 4th Ed. EEL 6167: VLSI Design Wujie Wen, Assistant Professor Department of ECE Lecture 3A: CMOs Transistor Theory Slides adapted from.
The Devices: MOS Transistor
MOS Field-Effect Transistors (MOSFETs)
Floating-Gate Devices / Circuits
VLSI design Short channel Effects in Deep Submicron CMOS
Lecture 22 OUTLINE The MOSFET (cont’d) MOSFET scaling
VLSI Design MOSFET Scaling and CMOS Latch Up
INTRODUCTION: MD. SHAFIQUL ISLAM ROLL: REGI:
Downsizing Semiconductor Device (MOSFET)
Challenges in Nanoelectronics: Process Variability
Physics of Semiconductor Devices (2)
Optional Reading: Pierret 4; Hu 3
Downsizing Semiconductor Device (MOSFET)
ELEC 6970: Low Power Design Class Project By: Sachin Dhingra
Short channel effects Zewei Ding.
FIELD EFFECT TRANSISTOR
Semiconductor devices and physics
Lecture 22 OUTLINE The MOSFET (cont’d) MOSFET scaling
Lecture #15 OUTLINE Diode analysis and applications continued
Reading (Rabaey et al.): Sections 3.5, 5.6
Technology scaling Currently, technology scaling has a threefold objective: Reduce the gate delay by 30% (43% increase in frequency) Double the transistor.
Ideal Scaling of MOSFETs
MOS Capacitors Dr. David W. Graham West Virginia University
Dr. Hari Kishore Kakarla ECE
Presentation transcript:

Fabrication of CMOS Imagers Vinay Keswani Graduate Student Imaging Science Department 02/19/04

Outline Introduction Impact on CMOS imagers Feature Size Impact of VDD Substrate Doping Oxide Thickness Conclusion References

Introduction The first part of the idea of using “standard”CMOS technology for imagers is to use a widespread accessible process With well-developed design tools Standard design libraries Fast turn-around time

Introduction However, the question was naturally asked about how the rapid development of these“standard” processes would influence the imager performance. Each aspect of scaling will be considered individually, along with the potential impact on CMOS imagers.

Feature Size A new generation of CMOS devices is developed every three years, or less Device dimensions are less than 0.7 times those of the previous generation 0.13 µm technology is in production This is driven by the desire for Lower power consumption Higher speeds and Improved fill factor Increased functionality and number of transistors

Feature size trend

Lower VDD Partly forced by reduced dimensions Because electric fields cannot be too high (Electric Field = - VDD / X) e.g. hot carrier effects & tunneling

Lower VDD » 1V

Impact on CMOS imagers Reduced analog voltage swing, VDD – VT Reduced dynamic range Analog signal processing becomes difficult

Substrate Doping Xj (Junction Depth) - Source,Drain are dependent on the substrate doping of the wafer (Xj ~ 1/ Nsub) Substrate doping is increasing over the years in order to minimize short-channel effects e.g. Punchthrough

Substrate Doping

Impact on CMOS imagers Due to associated reduction in minority carrier diffusion length, Ln Good – reduces crosstalk between pixels Bad – reduces effective volume for photo-charge collection.

Oxide Thickness As the supply voltage decreases, so too must the threshold voltage Although this is also affected by substrate doping VT is dependent on 1/Cox, and therefore tox must be reduced, since Cox = eSi/tox

Oxide Thickness

Impact on CMOS imagers Reduced voltage swing, as before, since VDD scales Gate tunneling current potentially important for some MOS capacitor devices

Conclusion In the end, the balance depends on the application It is likely that a continuum of techniques will develop between pure CCD and pure CMOS or the combination of both….

References Silicon VLSI Technology by Plummer P. Lee et al. (1995), “An active pixel sensor fabricated using CMOS/CCD process technology”, 1995 IEEE Workshop on CCDs and Advanced Image Sensors, Dana Point, CA

Acknowledgements Thank you very much to Prof. Rolando for his support and help !!!

Questions