學生 : 蕭耕然 馮楷倫 蘇承道 指導教授 : 李泰成老師

Slides:



Advertisements
Similar presentations
Ultra Low Power RF Section of a Passive Microwave RFID Transponder in 0.35 μm BiCMOS Giuseppe De Vita, Giuseppe Iannaccone Dipartimento di Ingegneria dell’Informazione:
Advertisements

控制原理與設計期中報告 指導教授:曾慶耀 學 號: 學 生:楊長諺.  Introduction  System Modeling of the PMAC Motor  Neural - Network - Based Self - Tuning PI Control System.
End of Column Circuits Sakari Tiuraniemi - CERN. EOC Architecture 45 9 Ref CLK 40 MHz DLL 32-bit TDC bank address RX 5 TDC bank address RX 5 TDC bank.
Differential pass transistor pulsed latch Moo-Young Kim, Inhwa Jung, Young-Ho Kwak, Chulwoo Kim 指導老師 : 魏凱城 老師 學 生 : 蕭荃泰彰化師範大學積體電路設計研究所.
1 A Low Power CMOS Low Noise Amplifier for Ultra-wideband Wireless Applications 指導教授 : 林志明 學生 : 黃世一
台大電機系 陳信樹副教授 National Taiwan University Department of Electrical Engineering 設計於深次微米 CMOS 製程之功率感知高速類比數位轉換積體電路 (Power-Aware High-Speed ADC in Deep Submicron.
1 A New Successive Approximation Architecture for Low-Power Low-Cost A/D Converter IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL.38, NO.1, JANUARY 2003 Chi-sheng.
Die-Hard SRAM Design Using Per-Column Timing Tracking
A Wideband Low Power VCO for IEEE a
Three-Dimensional Numerical Investigations of Ground Movements of Taipei 101 Deep Excavation 國立中興大學水土保持學系研究所 九十九學年度第二學期 專討四 授課老師 : 陳文福 教授 指導老師 : 林德貴 教授.
Phase Locked Loops Continued
An Ultra-Wideband CMOS Low Noise Amplifier for 3–5-GHz UWB System
Rail-to-rail low-power high-slew-rate CMOS analogue buffer
A Dynamic GHz-Band Switching Technique for RF CMOS VCO
A 0.35μm CMOS Comparator Circuit For High-Speed ADC Applications Samad Sheikhaei, Shahriar Mirabbasi, and Andre Ivanov Department of Electrical and Computer.
Lecture 22: PLLs and DLLs. CMOS VLSI DesignCMOS VLSI Design 4th Ed. 22: PLLs and DLLs2 Outline  Clock System Architecture  Phase-Locked Loops  Delay-Locked.
1 A 0.6V ULTRA LOW VOLTAGE OPERATIONAL AMPLIFIER 指導教授:林志明 所長 指導學生:賴信吉 : 彰師大 積體電路設計研究所.
Motivation Yang You 1, Jinghong Chen 1, Datao Gong 2, Deping Huang 1, Tiankuan Liu 2, Jingbo Ye 2 1 Department of Electrical Engineering, Southern Methodist.
1 A Low-Voltage Folded- Switching Mixer in 0.18-um CMOS Vojkan Vidojkovic, Johan van der Tang, Member, IEEE, Arjan Leeuwenburgh, andArthur H. M. van Roermund,
微波電路期中報告 授課教授 : 陳文山老師 報告學生 : 張君豪 班級 : 網通一甲 學號 :ma0s0211 Southern Taiwan University Department of Electronic Engineering.
A filter free class D audio amplifier with 86% power efficiency Muggler, P., Chen, W., Jones, C., Dagli, P., Yazdi, N., ISCAS '04. Proceedings of the 2004.
1 CMOS Temperature Sensor with Ring Oscillator for Mobile DRAM Self-refresh Control IEEE International Symposium on Circuits and Systems, Chan-Kyung.
1 姓名 : 李國彰 指導教授 : 林志明老師 A 1v 2.4GHz CMOS POWER AMPLIFIER WITH INTEGRATED DIODE LINEARIZER ( The 2004 IEEE Asia-Pacific Conference on Circuits and Systems,
An improved combined symbol and sampling clock synchronization method for OFDM systems 指導老師 : 黃文傑, 高永安 姓名 : 吳政修.
1 Process-Variation Tolerant Design Techniques for Multiphase Clock Generation Manohar Nagaraju +, Wei Wu*, Cameron Charles # + University of Washington,
1 A 56 – 65 GHz Injection-Locked Frequency Tripler With Quadrature Outputs in 90-nm CMOS Chan, W.L.; Long, J.R.; Solid-State Circuits, IEEE Journal of.
Department of Electrical Engineering Southern Taiwan University Robot and Servo Drive Lab. 2015/9/18 Pulsewidth Modulation Technique for BLDCM Drives to.
Design of a GHz Low-Voltage, Low-Power CMOS Low-Noise Amplifier for Ultra-wideband Receivers Microwave Conference Proceedings, APMC 2005.
A 12-bit, 300 MS CMOS DAC for high-speed system applications
會議時間 : 99 年 4 月 19 日 ( 星期一 ) 會議地點 : 清華大學 國際會議廳 報名網頁 : 議程 時間場次活動內容 09:00~09:20 報到 09:20~10:20.
A CMOS VCO with 2GHz tuning range for wideband applications Speaker : Shih-Yi Huang.
Design of a 10 Bit TSMC 0.25μm CMOS Digital to Analog Converter Proceedings of the Sixth International Symposium on Quality Electronic Design IEEE, 2005.
1 A Low Spur Fractional-N Frequency Synthesizer Architecture 指導教授 : 林志明 教授 學生 : 黃世一 Circuits and Systems, ISCAS IEEE International Symposium.
A 90nm CMOS Low Noise Amplifier Using Noise Neutralizing for GHz UWB System 指導教授:林志明 教授 級別:碩二 學生:張家瑋 Chao-Shiun Wang; Chorng-Kuang Wang; Solid-State.
1 A CMOS 5-GHz Micro-Power LNA 指導教授 : 林志明 教授 學生 : 黃世一 Hsieh-Hung Hsieh and Liang-Hung Lu Department of Electrical Engineering and Graduate Institute of.
Monte Carlo Simulation of Photon Migration 報告者:郭雅涵 指導教授:蘇文鈺老師
指導教授:林志明 老師 研究生:林高慶 學號:s
A Single Capacitor Bootstrapped Power Efficient CMOS Driver José C. García, Juan A. Montiel–Nelson Institute for Applied Microelectronics, Department of.
Delay Locked Loop with Linear Delay Element
IEEE Transactions on Circuits and Systems II: Express Briefs
DESIGN OF LOW POWER CURRENT-MODE FLASH ADC
系所:積體電路設計研究所 指導教授:林志明 學生:鄭士豪
A Low-Jitter 8-to-10GHz Distributed DLL for Multiple-Phase Clock Generation Keng-Jan Hsiao and Tai-Cheng Lee National Taiwan University Taipei, Taiwan.
1 A Frequency Synthesizer Using Two Different Delay Feedbacks 班級:積體所碩一 學生:林欣緯 指導教授:林志明 教授 Circuits and Systems, ISCAS IEEE International Symposium.
ICECS 2010 First Order Noise Shaping Time-to-Digital Converter
Berny, A. D. ; Niknejad, A. M. ; Meyer, R. G
A non-volatile Flip-Flop in Magnetic FPGA chip W.Zhao, E. Belhaire, V. Javerliac, C. Chappert, B. Dieny Design and Test of Integrated Systems in Nanoscale.
A 1-V 2.4-GHz Low-Power Fractional-N Frequency Synthesizer with Sigma-Delta Modulator Controller 指導教授 : 林志明 教授 學生 : 黃世一 Shuenn-Yuh Lee; Chung-Han Cheng;
1 The source drivers for the portable small-scale TFT-LCD 指導教授 : 林志明 學生 : 黃世一
Design of Low-Power Analog Drivers Based on Slew-Rate Enhancement Circuits for CMOS Low-Dropout Regulators IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS—II:
1 Bus Encoding for Total Power Reduction Using a Leakage-Aware Buffer Configuration 班級:積體所碩一 學生:林欣緯 指導教授:魏凱城 老師 IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION.
A Low-Voltage CMOS Rail-to-Rail Operational Amplifier Using Double P-Channel Differential Input Pairs 指導教授:林志明 老師 研 究 生:賴信吉 MAIL :
Comparative Analysis of Ultra-Low Voltage Flip-Flops for Energy Efficiency Bo Fu and Paul Ampadu IEEE International Symposium on Circuits and Systems,pp ,
A Linearized Cascode CMOS Power Amplifier 指導教授:林志明 老師 研究生:林高慶 學號: Ko, Sangwon; Lin, Jenshan; Wireless and Microwave Technology Conference, 2006.
A New Cost Effective Sensorless Commutation Method for Brushless DC Motors Without Phase Shift Circuit and Neutral Voltage 南台科大電機系 Adviser : Ying-Shieh.
A HIGH-SPEED LOW-POWER RAIL-TO-RAIL BUFFER AMPLIFIER FOR LCD APPLICATION C-W Lu; Xiao, P.H.; Electrical and Computer Engineering, Canadian Conference on.
Charge Recycling in MTCMOS Circuits: Concept and Analysis
1 A Cost-Efficient High-Speed 12- bit Pipeline ADC in 0.18-m Digital CMOS Terje Nortvedt Andersen, Bj ø rnar Hernes, Member, IEEE, Atle Briskemyr, Frode.
學生 : 李國彰 指導教授 : 賴永齡老師 A 1.5V 2.4GHz CMOS Mixer with high linearity ( The 2004 IEEE Asia-Pacific Conference on Circuits and Systems, December 6-9, 2004.
指導老師:林志明 學生:黃政德 系級:積體所研一
An Analysis of THD in Class D Amplifiers
1 A High-Speed and Wide Detectable Frequency Range Phase Detector for DLLs Babazadeh, H.; Esmaili, A.; Hadidi, K.; NORCHIP, 2009 Digital Object Identifier:
A 2.4-GHz 0.18-um CMOS Self-Biased Cascode Power Amplifier
Revenue Management for the Hospitality Industry 班級:碩流通一甲 指導老師: 李治綱教授 研究生: M98D0110 凃均維.
Allsee-gesture recognition system
Microphone Arrays 指導老師  尤信程 博士 研究生  許朝銘 時間  2001/11/29 13:30.
LARC 研究群 – 晶片驗證實驗室 LARC – VLSI Verification Lab. 指導老師:清華大學電機系 黃錫瑜 副教授 辦公室 : 資電館 818 室 Circuit Model test patterns = expected.
Multilevel Ring Tuning for Post-Silicon Active Clock Deskewing Fariborz Dadnam Professor Lei He.
文化大學電機系2011年先進電機電子科技研討會 設計於深次微米CMOS製程之功率感知高速類比數位轉換積體電路 (Power-Aware High-Speed ADC in Deep Submicron CMOS)
Low-Density Parity-Check Codes (LDPC Codes)
Presentation transcript:

學生 : 蕭耕然 馮楷倫 蘇承道 指導教授 : 李泰成老師 台大-鈺創前瞻晶片設計研究第一次會議 學生 : 蕭耕然 馮楷倫 蘇承道 指導教授 : 李泰成老師

Outline Introduction of a Delay Locked Loop(DLL) Issues Current Techniques

DDR System Skew Calibration. Multi-Phase Generation.

Conventional DLL Why DLL Lower Jitter Stable 1st-Order System This slide shows a conventional DLL and it’s timing diagram. A conventional DLL usually contains a phase detector which compares the phase difference between the reference clock and the delayed output clock, a charge pump or a voltage to current converter which drives the loop filter, a loop filter that memorizes the phase relationship extracts from the PD, and a voltage-controlled delay line which are also called VCDL for short. The VCDL delays the reference clock and generates multiple phases. The PD senses the phase difference between the reference clock and the last output clock and align them together. If all delay cells in the VCDL are identical, all output clocks are equally phase-spacing. But the variation in fabrication process results mismatches in delay cells, the equally phase-spaced clocks are not available. Why DLL Lower Jitter Stable 1st-Order System Reference.

Phase Mismatch Mismatch in Transistor Mismatch in Loading Capacitance

Noise in a Delay Cell Jitter from the Delay Cell Noise power Signal slew rate

Jitter Accumulation Jitter accumulates along the delay line. Longer delay line = Larger noise.

Resistor Averaging Resistor rings reduce the phase mismatch. J.-M. Chou, Y.-T. Hsieh, and J.-T. Wu, “A 125MHz 8b Digital-to-Phase Converter”, IEEE Intl. Solid-State Circuit Conf. Dig. Tech. Papers, Feb., 2003.

DLL with Phase Calibration Circuit Delay cell tuning. Federico Baronti, Diego Lunardini, Roberto Roncella, and Roberto Saletti, “A Self-Calibrating Delay-Locked Delay Line with Shunt-Capacitor Circuit Scheme”, IEEE Journal of Solid-State Circuits, Feb., 2004.

DLL with Phase Calibration Circuit Output buffer tuning. H.-H. Chang, J.-Y. Chang, C.-Y. Kuo, and S.-I. Liu, “A 0.7-2-GHz Self-Calibrated Multiphase Delay-Locked Loop”, IEEE Journal of Solid-State Circuits, May, 2006.

Tuning Techniques Analog Tuning Area, Noise Digital Tuning Area, Accuracy Lin Wu, and William C. Black Jr., “A Low-Jitter Skew-Calibrated Multi-Phase Clock Generator for Time-Interleaved Applications”, IEEE Intl. Solid-State Circuit Conf. Dig. Tech. Papers, Feb., 2001. H.-H. Chang, J.-Y. Chang, C.-Y. Kuo, and S.-I. Liu, “A 0.7-2-GHz Self-Calibrated Multiphase Delay-Locked Loop”, IEEE Journal of Solid-State Circuits, May, 2006.