1 FTK Rear Transition Card Mircea Bogdan The University of Chicago March 12, 2013 Board Review.

Slides:



Advertisements
Similar presentations
1 Copyright Pericom Semiconductor 2007 Last Slide PERICOM CONFIDENTIAL INFORMATION SATA&SAS ReDriver Application Guide FAE Training Lingsan Quan Application.
Advertisements

On the development of the final optical multiplexer board prototype for the TileCal experiment V. González Dep. of Electronic Engineering University of.
1 FTK Rear Transition Module Mircea Bogdan The University of Chicago November 11, 2014 Board Review.
GOLD down the drain Uli Schäfer 1 What’s left after Heidelberg.
ESODAC Study for a new ESO Detector Array Controller.
Here’s a partial schematic we’ll use to illustrate the advantage of a ground plane. The idea is that an output pin on the microprocessor is driving an.
Phase-0 topological processor Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
May 17, Platform Design Considerations Jim Choate Intel Corporation.
Drew and Bob’s Draft #1 Mechanical: sbc sits inside of 9u card, If SBC is 1 slot, the whole beta system is 1 slot SBC 9u PMC fpga fifos Basic design ideas:
Chamber PCB s, FEB s, Cooling, HV/LV Distribution 1)PCB designs-track widths, track to track distances … 2) Double sided and Multi layer, modular approach.
October 11, Platform Design Considerations Jim Choate Intel Corporation.
The Train Builder Data Acquisition System for the European-XFEL John Coughlan, Chris Day, Senerath Galagedera and Rob Halsall STFC Rutherford Appleton.
1 HV Bias Power Patch Panel for Scintillator KLM Gerard Visser Xiaowen Shi overview Schematics layout Parts.
Drink Master 8000 D. Ryan Rhodes PCB Design Considerations.
SLAAC SV2 Briefing SLAAC Retreat, May 2001 Heber, UT Brian Schott USC Information Sciences Institute.
Mircea Bogdan, 5/21/041 Chicago TDC Design and Implementation Mircea Bogdan (UC)
RevGeo Multipurpose Puzzle Box Dan Chambers, Jeff King, Josh Marchi, Paul Rosenberger, ECE 477 Group 11.
1 Module and stave interconnect Rev. sept. 29/08.
1 Design of Pulsar Board Mircea Bogdan (for Pulsar group) Level 2 Pulsar Mini-Review Wednesday, July 24, 2002.
Electronic System Design GroupInstrumentation DepartmentRob Halsall et al.Rutherford Appleton Laboratory17 October 2001 Clock Distribution Scheme LVDS.
Tim Ikin 11 th October ND SKADS Workshop 2-PAD Analogue Front End Tim Ikin Electronics Engineer 2 nd SKADS Workshop Paris 11 th October 2007.
Pulsar II Hardware Overview Jamieson Olsen, Fermilab 14 April 2014
Atlas L1Calo CMX Card CMX is upgrade of CMM with higher capacity 1)Inputs from JEM or CPM modules – 40 → 160Mbps (400 signals) 2)Crate CMX to System CMX.
Mircea Bogdan, NSS2005 Oct , 2005 – Windham El Conquistador Resort, Puerto Rico1 Simultaneous Sampling ADC Data Acquisition System for the QUIET.
General Purposes Input/ Output Daughter board for Univ Eval Rev B Julien Cercillieux University of Hawaii
1 FTK Rear Transition Module Mircea Bogdan The University of Chicago March 9, 2015 Production Readiness Review.
Evaluation of the Optical Link Card for the Phase II Upgrade of TileCal Detector F. Carrió 1, V. Castillo 2, A. Ferrer 2, V. González 1, E. Higón 2, C.
High Speed Interconnect Solutions HIROSE ELECTRIC IT3-32mm SI Report Three-Piece Mezzanine Connector for 20+ Gbps Applications October 29, 2009.
Developing fast clock source with deterministic jitter Final review – Part A Yulia Okunev Supervisor -Yossi Hipsh HS-DSL Laboratory, Dept. of Electrical.
PCB Traces CK Cheng CSE Dept. UCSD 1. PCB Traces 2.
Presentation for the Exception PCB February 25th 2009 John Coughlan Ready in 2013 European X-Ray Free Electron Laser XFEL DESY Laboratory, Hamburg Next.
FDP in air – Feeding the antenna Given 288Ω input impedance of FDP in air, a common feed strategy is 300 ohm twin-lead or ladder line transmission line.
1 Pulsar Design Mircea Bogdan Level 2 Pulsar - Production Readiness Review Friday, Nov.7, 2003.
CMS Global Calorimeter Trigger Hardware Design 21/9/06.
11/5/2015Mircea Bogdan1 Annie’s Central Card Status Report - 9/18/2015 The University of Chicago.
11/5/2015Mircea Bogdan1 Annie’s Central Card Status Report - 8/21/2015 The University of Chicago.
CMX status and plans Yuri Ermoline for the MSU group Level-1 Calorimeter Trigger Joint Meeting CERN, October 2012,
Wilco Vink 1 Outline Optical station Vertex processor board Output board Latency.
Serial Data Link on Advanced TCA Back Plane M. Nomachi and S. Ajimura Osaka University, Japan CAMAC – FASTBUS – VME / Compact PCI What ’ s next?
Domino Ring Sampler (DRS) Readout Shift Register
Hardware status GOLD Generic Opto Link Demonstrator Uli Schäfer 1.
CMX Collection file for current diagrams 30-Apr-2014.
Connector Differential Receiver 8 Channels 65 MHz 12 bits ADC FPGA Receive/buffer ADC data Format triggered Events Generate L1 Primitives Receive timing.
Assumptions: Cockcroft-Walton photomultiplier bases are the same for all ECAL sections Digital to analog converters are installed on the distribution boards.
Readout Architecture for MuCh Introduction of MuCh Layout of Much ( proposed several schemes) Read ASIC’s Key features Basic Readout chain ROC Block Diagram.
1 FTK AUX Design Review Functionality & Specifications M. Shochet November 11, 2014AUX design review.
Single Board Controller Comments Roger Smith Caltech
Timing Board FPGA. Use existing IP version until firmware is ported to new FPGA FPGA Existing IP Carrier UCD Digital I/O TSG Timing Board.
Mircea Bogdan Chicago, Oct. 09, BIT, 500 MHz ADC Module for the KOTO Experiment The University of Chicago.
FTK AM boards Design Review P. Luciano, N. Biesuz, W. Billereau, J.M. Combe, S. Citraro, D. Dimas, S. Donati, C. Gentsos, P. Giannetti, K. Kordas, A. Lanza,
CMX: Update on status and planning Yuri Ermoline, Wojciech Dan Edmunds, Philippe Laurens, Chip Michigan State University 7-Mar-2012.
E. Hazen1 MicroTCA for HCAL and CMS Review / Status E. Hazen - Boston University for the CMS Collaboration.
IAPP - FTK workshop – Pisa march, 2013
14-BIT Custom ADC Board Rev. B
ECAL Front-end development
A New Clock Distribution/Topology Processor Module for KOTO (CDT)
ALICE Trigger Upgrade CTP and LTU PRR
The University of Chicago
Task T - CMS at LHC Global Calorimeter Trigger
Test Slab Status CALICE ECAL test slab: what is it all about?
MicroTCA Common Platform For CMS Working Group
ECAL OD Electronic Workshop 7-8/04/2005
Parallel RGB / HDMI Adapter
Thermal Model Description
Motherboards The Main Printed Circuit Board Inside The PC That Contains and Controls The Components That Are Responsible For Processing Data.
Assembly order PCB design
Impedance & Bandwidth Measurements of '2-strip anode test plate'
Impedance & Bandwidth Measurements of '2-strip anode test plate'
Impedance & Bandwidth Measurements of '2-strip anode test plate'
The QUIET ADC Implementation
Presentation transcript:

1 FTK Rear Transition Card Mircea Bogdan The University of Chicago March 12, 2013 Board Review

Mircea Bogdan, March 12, FTK Rear Transition Card 9U VME Rear Transition Card I/Os: -2 x QSFP (8 x 6Gbps) -1 x SFP (1 x 2Gbps) -P3 Connector: - 12 x 2Gbps -16 x 2Gbps -P2 Connector: - VME: Data, Addr, Aux - HOLDs to Input FPGAs (4+8) - HOLDs from Processor FPGAs (4x4) - FREEZE In, Out Block Diagram

Mircea Bogdan, March 12, FTK Rear Transition Card Power Requirement Estimate (4 Processor FPGAs, 4 RLDRAMs, 2 Input FPGAs): -Power consumption per Processor FPGA ~ 12W -Power consumption per Input FPGA ~ 3 W -Total Power Consumption Estimate ~ W per card Power Supply Issues Supply Options per Slot (Front Modules DO NOT draw any +5V current): 1.P2/P0: +5V rated for 18.5/11.5A (20C/70C), total: 57.5W to 92.5W. 2.P0: Vw, Vx, Vy, Vz: at +5V rated each for 4A/3A (20C/70C), total: 60W to 80W. 3.Option 1 and 2 combined: total: 117.5W to 172.5W. 4.P0: Vw, Vx, Vy, Vz: at +15V rated each for 4A/3A (20C/70C), i.e. 180W to 240W total.

Mircea Bogdan, March 12, FTK Rear Transition Card Routing: - HS lines:- routed between ground planes, 6mil width, 4 mil gap, 100Ohm, reduced number of vias, ground return vias, first plane cut-out under AC caps, matched length in pair. - LVTTL lines: separate layers, 4 mil width, 50Ohm. - 2 Oz Copper on 1.1V POWER_1.

Mircea Bogdan, March 12, FTK Rear Transition Card Attenuation = 2.3 f (tan d) sqrt( e r ) erer tan d Attenuation at 2.5Gbps [dB/inch] Signal Loss 16” - 2.5Gbps [dB] Attenuation at 7Gbps [dB/inch] Signal Loss 4” - 7Gbps [dB] Cost 150 pc FR $21K N EP $34K N EPSI $38K Rogers 4350B Material Selection Max trace length: 16” for 2Gbps, 4” for 6Gbps Note: The first AUX Test Card, made with FR4, has max trace length 12” for 2Gbps: Signal Loss = 1.6dB.