CALICE – 12/07/07 – Rémi CORNAT (LPC) 1 ASU and standalone test setup for ECAL MAIA BEE project Overview DAQ dedicated Sensor test In situ debug and maintenance.

Slides:



Advertisements
Similar presentations
Julie Prast, DHCAL Meeting, 24 janvier 2008 La carte DIF pour DHCAL (proto au m 2 et au m 3 ) Sebastien Cap, Julie Prast ( LAPP) Christophe Combaret (IPNL)
Advertisements

Vincent Boudry Franck Gastaldi Antoine Matthieu David Decotigny CALICE meeting 19 feb Kyungpook Nat'l U., Daegu, Korea Status of the Data Concentrator.
PXL RDO System Requirements And meeting goals 11/12/2009BNL_CD-1_SENSOR_RDO - LG1.
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
Y. Gao & P. Gay FCPPL FEE for ILC Calorimeter Development 1 Front-End-Electronics for ILC Calorimeter Development G. Blanchard, P. Gay,
1 Overview of DAQ system DAQ PC LDA ODR Detector Unit DIF CCC Detector Unit DIF Detector Unit DIF Detector Unit DIF Storage Control PC (DOOCS) DAQ PC ODR.
The first testing of the CERC and PCB Version II with cosmic rays Catherine Fry Imperial College London CALICE Meeting, CERN 28 th – 29 th June 2004 Prototype.
Update on the Data Acquisition System development in the UK Valeria Bartsch, on behalf of CALICE-UK Collaboration.
In-Beam PET Status Report -- TPS. 2 TPS project PET monitoring prototype 2D view of the FOV coverage of the 4+4 modules Use of 4 modules vs. 4 modules.
Monday, June TIPP Amsterdam1 A scalable gigabit data acquisition system for calorimeters for linear collider GASTALDI Franck Grant ANR
Tuesday September Cambridge1 GDCC “next replacement of the LDA” Franck GASTALDI.
Main Board Status MB2 v1 for FATALIC & QIE 10/06/2015Roméo BONNEFOY - LPC Clermont1 Roméo BONNEFOY François Vazeille LPC Clermont-Ferrand.
AHCAL electronics. Status and Outlook Peter Göttlicher for the AHCAL developers CALICE meeting UT Arlington, March 11th, 2010.
Bart Hommels Univeristy of Cambridge EUDET Annual Meeting, Ecole Polytechnique, Paris JRA3: DAQ Overview Objectives System Overview Status of.
JRA3 DAQ Overview Matt Warren, on behalf of EUDET JRA3 DAQ Groups. Please see the following talks from the JRA3 Parallel Session for more detail: DAQ and.
David Bailey University of Manchester. Overview Aim to develop a generic system –Maximise use of off-the-shelf commercial components Reduce as far as.
S. Brambilla, “Recent DAQ integration test at L.N.L May 2008” 7 th AGATA Week, Uppsala, 8-11 July th AGATA Week Uppsala, 8-11 July 2008 Recent.
Rémi CORNAT (IN2P3/LLR) - CALICE electronics meeting - LAL, June 2 nd ECAL electronics Rémi CORNAT LLR (CNRS/IN2P3) -Roadmap -Mechanics -LV Power.
08/10/2007Julie Prast, LAPP, Annecy1 The DHCAL DIF and the DIF Task Force Julie Prast, LAPP, Annecy.
Summary talk of Session 6 - Electronics and Interfacing to AD DAQ - Mechanics for the Demonstrator for the AD ancillary detector integration team: for.
C. Combaret 11/10/ 2008 Status of the DHCAL m2 software C. Combaret IPNL.
SiTRA test beams at CERN: infrastructure developments and results Annual EUDET meeting NIKHEF Alexandre CHARPY.
J. Prast, G. Vouters, Arlington, March 2010 DHCAL DIF Status Julie Prast, Guillaume Vouters 1. Future CCC Use in DHCAL Setup 2. Calice DAQ Firmware Implementation.
Detector Interface (DIF) Status CALICE meeting – DESYDec Mathias Reinecke.
Serial Data Link on Advanced TCA Back Plane M. Nomachi and S. Ajimura Osaka University, Japan CAMAC – FASTBUS – VME / Compact PCI What ’ s next?
11-13th Sept 2007 Calice 1 LDA Protoype Board A Xilinx Spartan board. Will be the basis of a prototype LDA using additional IO boards to interface.
1 07/10/07 Forward Vertex Detector Technical Design – Electronics DAQ Readout electronics split into two parts – Near the detector (ROC) – Compresses and.
Bart Hommels (for Matthew Wing) EUDET ext. steering board JRA3 DAQ System DAQ System Availability updates: – DIF: Detector Interface – LDA:
Mathias Reinecke CALICE week Manchester DIF development – Status and Common Approach Mathias Reinecke for the CALICE DAQ and Front-End developers.
Maurice Goodrick, Bart Hommels EUDET Annual Meeting, Ecole Polytechnique, Paris EUDET DAQ and DIF DAQ overview DIF requirements and functionality.
11 October 2002Paul Dauncey - CDR Introduction1 CDR Introduction and Overview Paul Dauncey Imperial College London.
Marc Kelly, Maurice Goodrick, Bart Hommels CALICE / EUDET DAQ – DESY CALICE (ECAL) / EUDET DAQ: DIF and LDA Status.
Julie Prast, Calice Electronics Meeting at LAL, June 2008 Status of the DHCAL DIF Detector InterFace Board Sébastien Cap, Julie Prast, Guillaume Vouters.
ECFA Workshop, Warsaw, June G. Eckerlin Data Acquisition for the ILD G. Eckerlin ILD Meeting ILC ECFA Workshop, Warsaw, June 11 th 2008 DAQ Concept.
Maurice Goodrick, Bart Hommels CALICE-UK Meeting, Cambridge CALICE DAQ Developments DAQ overview DIF functionality and implementation EUDET.
14th january 2010 Actual Micromegas USB DAQ ASU and DIF
14 jan 2010 CALICE/EUDET FEE status C. de LA TAILLE.
12/09/2007Julie Prast, LAPP, Annecy1 The DIF Task Force and a focus on the DHCAL DIF Remi Cornat, Bart Hommels, Mathias Reinecke, Julie Prast.
Mathias Reinecke CALICE week - Manchester Electronics Integration - Status Mathias Reinecke for the AHCAL developers.
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
Status of DCC CALICE WEEK University of Manchester September 9, 2008 Franck LLR Polytechnique.
AHCAL Electronics. Status of Integration Mathias Reinecke for the DESY AHCAL developers AHCAL main and analysis meeting Hamburg, July 16th and 17th, 2009.
CALICE/EUDET FEE status C. de LA TAILLE. 31 aug 2009 EUDET SC meeting Status of JRA3 Front End Electronics 2 ILC front-end ASICs : the ROC chips SPIROC.
Bart Hommels for the DIF WG Electronics/DAQ for EUDET, DESY DIF status AHCAL, DHCAL, ECAL DIF prototypes Ongoing developments & plans.
News from the 1m 2 GRPC SDHCAL collection of slides from : Ch.Combaret, I.L, H.Mathez, J.Prast, N.Seguin, W.Tromeur, G.Vouters and many others.
SKIROC status Calice meeting – Kobe – 10/05/2007.
SiW Electromagnetic Calorimeter - The EUDET Module Calorimeter R&D for the within the CALICE collaboration SiW Electromagnetic Calorimeter - The EUDET.
Organization for Micro-Electronics desiGn and Applications HGCAL Front-End Electronics Christophe de LA TAILLE, Marcello MANNELLI sept 2015.
DHCAL Acquisition with HaRDROC VFE Vincent Boudry LLR – École polytechnique.
EUDET France – 05/04/07 – Rémi CORNAT (LPC) 1 CALICE instrumental chain looking (not so) forward to EUDET Overview Wafer characterization Sensor test In.
Toward a DAQ for the DHCAL m³ (in Test Beams)
CALICE DAQ Developments
Calicoes Calice OnlinE System Frédéric Magniette
CALICE meeting 2007 – Prague
Comments on the DAQv2 advancement
Status of the DHCAL DIF Detector InterFace Board
Silicon Lab Bonn Physikalisches Institut Universität Bonn
Testbeam Timing Issues.
C. de La Taille IN2P3/LAL Orsay
CALICE/EUDET Electronics in 2007
The DHCAL DIF Board For the M2 Prototype
Felix Sefkow CALICE/EUDET electronics meeting CERN, July 12, 2007
STATUS OF SKIROC and ECAL FE PCB
SKIROC status Calice meeting – Kobe – 10/05/2007.
CALICE meeting 2007 – Prague
Tests Front-end card Status
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
State of developments on Readout interface of European DHCAL
Front-end Electronics for the LHCb Preshower Rémi CORNAT, Gérard BOHNER, Olivier DESCHAMPS, Jacques LECOQ, Pascal PERRET LPC Clermont-Ferrand.
First thoughts on DIF functionality
Presentation transcript:

CALICE – 12/07/07 – Rémi CORNAT (LPC) 1 ASU and standalone test setup for ECAL MAIA BEE project Overview DAQ dedicated Sensor test In situ debug and maintenance DAQ on beam LPC LAL LLR

CALICE – 12/07/07 – Rémi CORNAT (LPC) 2 MAIA BEE (Y) M aintenance A pparatus I ncluding (data) A cquisition (on) B eam (for) E UDET E CAL {ASUDAQ, ISDDAQ} = MAIA BEE ASUDAQ = ASU DAQ ISDDAQ = In Situ Debug DAQ (of one SLAB)

CALICE – 12/07/07 – Rémi CORNAT (LPC) 3 Ongoing work at LPC from Wafer to data acquisition for ECAL Detector Front-end Read-out DAQ Test bench Wafer Crosstalk studies Design validation ASUDAQ Sensor validation Cosmic tests ISDDAQ Debug, Monitoring Maintainance Analysis Software SW reconstruction Towards EUDET, Validation & Test of the whole chain R&D test tools for sensor and electronics Validation, debugging and maintenance on beam ADC for SKiROC Wafer ASU ASUDAQ prototype Wafer+SKiROC production tests Wafer test bench Square event studies ISDDAQ SLAB monitoring ASU = Active Sensor Unit

CALICE – 12/07/07 – Rémi CORNAT (LPC) 4 ASUDAQ for ECAL R&D on ASU, Cosmic tests of ASU, Wafer+SKiROC production tests ASUDAQ PC USB Active Sensor Unit Features full slow control including internal probing system control access to analog test points (embedded ADC) read out of 4 SKiROC through USB & PC cosmic bench environment support (triggers) mechanical jaw providing damageless contacts to ASU Cosmic test bench for ASU characterization. First R&D step towards EUDET production tests A board is being designed 1 or more ASUs

CALICE – 12/07/07 – Rémi CORNAT (LPC) 5 ASUDAQ for ECAL first prototype schematics are ready LDA interface USB PC slow control ADC data probe Event builder CCC ethernet Generic connectors waiting for final specifications : use of adaptor mezzanines Large number of I/O for flexibility Various I/O format : LVDS, LVCMOS, NIM, Analog (10b, 40 MHz, ADC included) USB for slow control and read-out Connector for options : LDAitf, ethernet, debug, … Very similar to a DIF Same ASU-DIF interface

CALICE – 12/07/07 – Rémi CORNAT (LPC) 6 ASUDAQ for ECAL First prototype compatible with today and future SKiROC USB interface (FTDI245BM) ASU-DIF interface ADC for SKiROC analogue probe LEMO connector for an oscilloscope Based on a CYCLONE Fpga from Altera SKiROC specific probe interface Standard 2.54 mm pitch connectors 128 pins for ASU 36 pins for debug Debug/add module Adapter boards to follow design evolvements of external hardware

CALICE – 12/07/07 – Rémi CORNAT (LPC) 7 ASUDAQ PC jaw ASU Adapter board Damageless contact to ASU Cosmic ray test bench Hodoscope (trigger) … Control and read-out ASUDAQ PC jaw ASU Expansion to few ASU Dedicated software Next version will provide an higher automation level μ TRIG CLK ASUDAQ for ECAL usage

CALICE – 12/07/07 – Rémi CORNAT (LPC) 8 ASUDAQ ASU connector To be discussed : see my next talk Many I/O more added to current board to follow SKiROC developments

CALICE – 12/07/07 – Rémi CORNAT (LPC) 9 InSituDebugDAQ concept Standard DAQ Special link DebugDAQ Dedicated PC On beam simplified DAQ devoted to monitor and debug a few SLABs chip radiation tolerance accurate diagnostic of unexpected behavior monitoring (internal probes) maintenance Can run alone, eventually with no beam compatible with machine interface or specific trigger and timing Dedicated Software to ease debugging Needs/Replaces DIF !? Machine Interface Or Stand alone CCC Simultaneous DAQ operations allowed

CALICE – 12/07/07 – Rémi CORNAT (LPC) 10 InSituDebugDAQ architecture proposal eDIF LDA SLAB ODR TRIG ISDDAQ PC DAQ NI PCI-7811R ? FPGA based, 160 I/O to PCI buffer flush mode (continuous streaming to PC) Or Ethernet Direct connection to LDA would avoid risky cabling operations and highest flexibility Extended DIF is needed for VFE probes and mixed data flow mode (probe+DAQ) and replaces DIF when debugging Dedicated software tools ISSDAQ ASUDAQ prototype is designed to be compatible with ISDDAQ requirements = first prototyping steps are common

CALICE – 12/07/07 – Rémi CORNAT (LPC) 11 Conclusion ASUDAQ first developments on prototyping board ASU connector issue ISDDAQ architecture issue SKiROC Internal probes read-out Simultaneous DAQ Flexibility (FPGA based) Common “all in one” prototype is being designed generic interfaces use of additional adapter board to connect to ASU, SLAB, etc…