Dr. Sanatan Chattopadhyay Dr. Sudipta Bandopahyaya

Slides:



Advertisements
Similar presentations
DE2-115 Control Panel - Part I
Advertisements

JED Microprocessors Pty Ltd Presenting the JED T430 low-cost Projector Controllers Nov 22nd, 2009.
IT Essentials PC Hardware & Software v5.0
StreamBlade SOE TM Initial StreamBlade TM Stream Offload Engine (SOE) Single Board Computer SOE-4-PCI Rev 1.2.
Sumitha Ajith Saicharan Bandarupalli Mahesh Borgaonkar.
Inputs: Digital and 4 configurable for Digital or 10 bit Analog Outputs:4 - 8 amp Relays or 700ma Transistors (1 PWM) 4 Line by 18 Character fully.
What is Arduino?  Arduino is a ATMEL 168 micro-controller kit designed specially for small projects  User friendly IDE(Integrated Development Environment)
Night Vision James Stacy Brian Herre Maurio Grando Eric Faller Chris Bawiec James Team Bender.
ECE FPGA Design: Breakout Semester Project Proposal Derek Rose Richard Wunderlich.
1 Performed By: Khaskin Luba Einhorn Raziel Einhorn Raziel Instructor: Rivkin Ina Spring 2004 Spring 2004 Virtex II-Pro Dynamical Test Application Part.
BEEKeeper Remote Management and Debugging of Large FPGA Clusters Terry Filiba Navtej Sadhal.
1 Project supervised by: Dr Michael Gandelsman Project performed by: Roman Paleria, Avi Yona 12/5/2003 Multi-channel Data Acquisition System Mid-Term Presentation.
Design and Development of High Performance PC Based Logic Analyzer MSc Project by Rab Nawaz Advisor: Dr. Shahid Masud.
Configurable System-on-Chip: Xilinx EDK
The Xilinx EDK Toolset: Xilinx Platform Studio (XPS) Building a base system platform.
Team LIT Scott Butler Kristin Haeusler Michael Hatt Brock Smith.
Aztec PC Scope Preliminary Design Review Fall 2006 Michael MasonJed Brown Andrew YoungsJosh Price.
VHDL AES 128 Encryption/Decryption
1 Project supervised by: Dr Michael Gandelsman Project performed by: Roman Paleria, Avi Yona 26/4/2004 Multi-channel Data Acquisition System Final_A Presentation.
Intelligent Phone Service Selector Senior Design Project 2006 Advisor: Sandip Kundu Members: Adam Conway Anh Bao Nguyen (manager) Areej Pirzada Dan Verdolino.
Aztec PC Oscilloscope Michael Mason Jed Brown Josh Price Andrew Youngs.
XUP Virtex-5 Development System January XUP Virtex52 Introducing XUPV5-LX110T A powerful and versatile platform packaged and priced for Academia!
CSCE 430/830 A Tutorial of Project Tools By Dongyuan Zhan Feb. 4, 2010.
Dataloggers. Records voltage, current, or circuit closing Environmental variables must be converted to electronic signal.
Lecture 7 Lecture 7: Hardware/Software Systems on the XUP Board ECE 412: Microcomputer Laboratory.
ECE 448: Spring 12 Lab 4 – Part 2 Finite State Machines Basys2 FPGA Board.
Introduction to the Raw Handheld Board Jason Miller, David Wentzlaff, Nathan Shnidman.
PS2 Keyboard Interface Using Spartan-3 Starter Kit Board
COMPUTER HARDWARE ***EXPLORED***
Time Division Multiplexing School of Physics and Astronomy Department of Particle Physics Elissavet Papadima 29/5/2014.
© 2011 Xilinx, Inc. All Rights Reserved Intro to System Generator This material exempt per Department of Commerce license exception TSU.
Programmable Logic- How do they do that? 1/16/2015 Warren Miller Class 5: Software Tools and More 1.
General Purpose FIFO on Virtex-6 FPGA ML605 board Students: Oleg Korenev Eugene Reznik Supervisor: Rolf Hilgendorf 1 Semester: spring 2012.
The Vision of a Leader Rapid Eye Plus Technical Training.
An FPGA implementation of real-time QRS detection H.K.Chatterjee Dept. of ECE Camellia School of Engineering & Technology Kolkata India R.Gupta, J.N.Bera,
The 6713 DSP Starter Kit (DSK) is a low-cost platform which lets customers evaluate and develop applications for the Texas Instruments C67X DSP family.
Chongo Service Training Hardware Overview Prepared by Merlin Miller, Dave Jordahl, John Ciardi, March 2005.
Lab 2: Capturing and Displaying Digital Image
Final Year Project Presentation A Remote FPGA Laboratory Environment David Hehir 4 th Year EE Supervisor: Fearghal Morgan.
© Copyright Xilinx 2004 All Rights Reserved 9 November, 2004 XUP Virtex-II Pro Development System.
NetBurner MOD 5282 Network Development Kit MCF 5282 Integrated ColdFire 32 bit Microcontoller 2 DB-9 connectors for serial I/O supports: RS-232, RS-485,
A Company Selling Technology and not just a Product.
Digilent System Board Capabilities Serial Port (RS-232) Parallel Port 1 Pushbutton Hint: Good for a reset button Connected to a clock input. See Digilent.
COE4OI5 Engineering Design Chapter 2: UP2/UP3 board.
Pinewood Derby Timing System Using a Line-Scan Camera Rob Ostrye Class of 2006 Prof. Rudko.
Status Report Atsushi Nukariya. FPGA training course ・ I solved 15 problems which are proposed by Uchida-san. ・ I used above circuit board. FPGA.
ECE291 Computer Engineering II Lecture 9 Josh Potts University of Illinois at Urbana- Champaign.
Virginia Commonwealth University School of Engineering DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING Embedded Systems-EGRE 631 TECHNO* Toward an Interactive.
The Computer Systems. Computer System CPU Is the brain of the PC. All program instructions are run through the CPU Control Unit This decodes and executes.
1 Keyboard Controller Design By Tamas Kasza Digital System Design 2 (ECE 5572) Summer 2003 A Project Proposal for.
1 Introduction to Xilinx ISL8.1i Schematic Capture and VHDL 1.
PRESENTED BY OUSSAMA SEKKAT Self-Healing Mixed-Signal Baseband Processor for Cognitive Radios.
University of Calcutta CBM 1 ROC Design Issues Dr. Amlan Chakrabarti, Dr. Sanatan Chattopadhyay & Mr. Suman Sau.
EE4OI4 Engineering Design UP1core Library Functions.
1 Introduction to Xilinx ISL8.1i & 11.1 Schematic Capture 1.
© 2004 Xilinx, Inc. All Rights Reserved Implemented by : Alon Ben Shalom Yoni Landau Project supervised by: Mony Orbach High speed digital systems laboratory.
ECE FPGA Microprocessor Design Erik Lee, Edward Jones, Emily Kan.
1 EDK 7.1 Tutorial -- SystemACE and EthernetMAC on Avnet Virtex II pro Development Boards Chia-Tien Dan Lo Department of Computer Science University of.
PROJECT - ZYNQ Yakir Peretz Idan Homri Semester - winter 2014 Duration - one semester.
Lopamudra Kundu Reg. No. : of Roll No.:- 91/RPE/ Koushik Basak
ECE VHDL Microprocessor Design Final Student Project August 14 th, 2012 Emily Kan Erik Lee Edward Jones.
UClinux console (HyperTerminal) Memec V2MB1000 prototyping board running uClinux on embedded Xilinx® MicroBlaze™ processor Development system with Xilinx.
ECE VHDL Microprocessor Design Final Student Project August 14 th, 2012 Emily Kan Erik Lee Edward Jones.
Teaching Digital Logic courses with Altera Technology
Lab Environment and Miniproject Assignment Spring 2009 ECE554 Digital Engineering Laboratory.
ECE 554 Miniproject Spring
COMPUTER COMPONENTS Ms Jennifer Computer Components.
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
Maj Jeffrey Falkinburg Room 2E46E
CoBo - Different Boundaries & Different Options of
Presentation transcript:

Dr. Sanatan Chattopadhyay Dr. Sudipta Bandopahyaya Status of the Development of Electronics Research in the Calcutta University towards CBM Objective Dr. Amlan Chakrabarti Dr. Sanatan Chattopadhyay Dr. Sudipta Bandopahyaya Mr. Suman Sau Mr. Mridul Sengupta CBM 1 1

Outline Introduction Commitment Progress - Purchase and Recruitment of Fellows - Technical Future Plan CBM 2 2

Introduction Calcutta University participated in the project for developing electronic circuits, especially, for developing high speed read-out for data communication. In this context, it was also aimed to develop a design and characterization laboratory. To this direction, the FPGA based Kits have been purchased and installed. These are now running without hazards. Some of the test results are ready to report. CBM 3 3

Commitment Development / Building of a Laboratory / Centre. Purchasing relevant Software / Tools / Kits. Installing and Testing the Software / Tools / Kits. CBM 4 4

Purchase and Recruitment of Fellows FPGA Kits Purchased Spartan 3E Starter Kit Virtex 4 LX/SX Development Board P160 Analog Module Software Purchase Xilinx ISE 11.1 System Edition Quotation for Synopsis has been received Recruitment of Fellows Two research fellows have been recruited for this purpose CBM 5 5

Technical Activities Interfacing the PS/2 Keyboard with FPGA Data ( Image data) Transfer (FPGA to VGA)‏ Accessing SRAM(IS61LV25616AL)‏ Transmitting data through serial port (FPGA to Computer through RS232 serial port)‏ CBM 6 6

Interfacing with PS/2 Keyboard Technical 1 Plan (Schematic) VGA DB 15 Connector RS232 FPGA Spartan 3E Downloading Interfacing with PS/2 Keyboard Bit File MATLAB Data (Image) .coe file Ethernet (10/100) .bmp file CBM

Interfacing with PS/2 Keyboard Technical 2 Interfacing to the PS/2 Keyboard Interfacing with PS/2 Keyboard Keyboard_clk Scan_Code[7..0] Keboard_Data Scan_ready Clock Spartan-3E Reset Read Led [7..0] Identification of Scan Codes of Key board through LED of FPGA (Spartan 3/Spartan 3E) CBM

Technical 3 MATLAB Data ( Image data)Transfer (FPGA to VGA) .bmp file Clock Red VGA Sync Green SPARTAN 3E Blue Pixel row Pixel coloum VGA_Red VGA_Green VGA_Blue HS VS Pixel Clock Address O/P BROM Row Address Coloum Address .bmp file MATLAB .coe file IP Core : Block Memory Generator v3.1 Data Transfer from FPGA(Spartan-3E) to VGA   Image raw data(.COE File) are stored externally in ROM CBM

Technical 4 Accessing SRAM(IS61LV25616AL) Decoder Ad[0..17] ce_n we_n Control Circuit oe_n lb_n ub_n 256k-by-16 Cell array dio(upper) dio(lower) Accessing SRAM(IS61LV25616AL) Write data into SRAM (Input from dip switch) Read data from SRAM and show it in LED of the board Control block signals are controls the Read/Write operation in SRAM CBM

Technical 5 Transmitted data (FPGA to Computer through RS232 serial port) Download bit file through Platform Cable USB II Running EDK11.1 in PC USB Hyper Terminal  Bit files are downloaded to FPGA using Xilinx Platform Cable USB II FPGA board is connected to PC through the RS232 port using RS232 Cable Spartan 3/3E FPGA Microblaze   RS232 port RS232 cable IP Core : RS232_UART_Lite CBM

Analog module interfacing with FPGA Virtex-4LX/SX Development Board P160 Analog Module CBM 12 12

Analog module interfacing with FPGA B1 B2             DDR Memory High Speed Ethernet A39 A40 B39 B40 Virtex-4LX/SX Development Board JX2 JX1 CBM 13 13

Laboratory Snapshots (1) Downloading Bit File into FPGA Spartan-3 KIT CBM 14 14

Laboratory Snapshots (2) Spartan-3 KIT(Bottom Left) AND Spartan -3E KIT(Top Right)‏ CBM 15 15

Laboratory Snapshots (3) Output of Transmitted data (picture of a sample code on- (FPGA to Computer through -execution )‏ RS232 serial port)‏ CBM 16 16

Laboratory Snapshots (4) Set ups in the Laboratory Various pictures of interfacing the PS/2 Keyboard CBM 17 17

Laboratory Snapshots (5) Set ups in the Laboratory Various pictures of interfacing the VGA Monitor VGA DISPLAY CBM 18 18

Future Plan Development of Ethernet(10/100) protocol for data Communication in Spartan 3E and Virtex-5. Interfacing P160 Analog Module with Xilinx Virtex-4 LX/SX Development Kit and sending the captured Data through its Ethernet Port. CBM 19 19

Thank you for your kind attention ! CBM 20 20