Selectively Grown Silicon Nano-Wires for Transistor Devices Abstract The goal of this project is to fabricate a transistor device using silicon nano-wires.

Slides:



Advertisements
Similar presentations
MICROWAVE FET Microwave FET : operates in the microwave frequencies
Advertisements

Display Systems and photosensors (Part 2)
6.1 Transistor Operation 6.2 The Junction FET
Conclusions Future work Methods Background Introduction Lily Stanley, Juan Du, and Xuan Gao Department of Physics, Case Western Reserve University Nanowire.
Metal Oxide Semiconductor Field Effect Transistors
2 August 2007 Jon Brame Fabrication and Testing of a Strain-Based Carbon Nanotube Magnetometer Structure Jon A. Brame, Johnathan Goodsell, Stephanie A.
Carbon nanotube field effect transistors (CNT-FETs) have displayed exceptional electrical properties superior to the traditional MOSFET. Most of these.
Graphene & Nanowires: Applications Kevin Babb & Petar Petrov Physics 141A Presentation March 5, 2013.
Silicon Nanowire based Solar Cells
VLSI Design Lecture 2: Basic Fabrication Steps and Layout
ENEE-698E 2 nd presentation by: Saeed Esmaili Sardari November 06, 2007.
Carbon Nanotube Electronics
SYNTHESIS OF COPPER NANOWIRES WITH NANO- TWIN SUBSTRUCTURES 1 Joon-Bok Lee 2 Dr. Bongyoung I. Yoo 2 Dr. Nosang V. Myung 1 Department of Chemical Engineering,
Single Walled Carbon Nanotube Magnetometer for Planetary Exploration Abstract The goal of this project is to fabricate a low mass, strain-based magnetic.
Introduction to CMOS VLSI Design Lecture 0: Introduction
Strain-Based Resistance of Single-Walled Carbon Nanotubes Abstract The goal of this project is to fabricate devices to test the strain-based change in.
Design and Implementation of VLSI Systems (EN1600) lecture04 Sherief Reda Division of Engineering, Brown University Spring 2008 [sources: Sedra/Prentice.
MEMS Cell Adhesion Device Andrea Ho Mark Locascio Owen Loh Lapo Mori December 1, 2006.
Fig 10: I-V characteristics of Au/PDNC/Al/Au junction. This shows that the molecule has rectification towards the positive bias. Current (A) M I A M I.
Sample Devices for NAIL Thermal Imaging and Nanowire Projects Design and Fabrication Mead Mišić Selim Ünlü.
2 August 2007 Jon Brame A SWNT based Nanocompass for High Spatial Resolution Magnetometry Jon Brame, Johnathan Goodsell Presented by Bryan Hicks Brigham.
SOIMUMPs Process Flow Keith Miller Foundry Process Engineer.
The Deposition Process
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #5.
ROCHESTER INSTITUTE OF TECHNOLOGY MICROELECTRONIC ENGINEERING
MEMs Fabrication Alek Mintz 22 April 2015 Abstract
Device Fabrication Example
Introduction Integrated circuits: many transistors on one chip.
Rochester Institute of Technology - MicroE © REP/LFF 8/17/2015 Metal Gate PMOS Process EMCR201 PMOS page-1  10 Micrometer Design Rules  4 Design Layers.
Katedra Experimentálnej Fyziky Bipolar technology - the size of bipolar transistors must be reduced to meet the high-density requirement Figure illustrates.
ISAT 436 Micro-/Nanofabrication and Applications MOS Transistor Fabrication David J. Lawrence Spring 2001.
Z. Feng VLSI Design 1.1 VLSI Design MOSFET Zhuo Feng.
McGill Nanotools Microfabrication Processes
Nanomaterial for Sensors Science & Technology Objective(s): To use the aligned nanotube array as sensor for monitoring gas flow rate To fabricate.
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #2. Chip Fabrication  Silicon Ingots  Wafers  Chip Fabrication Steps (FEOL, BEOL)  Processing Categories 
Spin Dependent Transport Properties of Magnetic Nanostructures Amédée d’Aboville, with Dr. J. Philip, Dr. S. Kang, with Dr. J. Philip, Dr. S. Kang, J.
1. A clean single crystal silicon (Si) wafer which is doped n-type (ColumnV elements of the periodic table). MOS devices are typically fabricated on a,
Chapter 4 Overview of Wafer Fabrication
EE 4345 Chapter 6 Derek Johnson Michael Hasni Rex Reeves Michael Custer.
Techniques for Synthesis of Nano-materials
Center for Materials for Information Technology an NSF Materials Science and Engineering Center Nanolithography Lecture 15 G.J. Mankey
Virtual NanoFab A Silicon NanoFabrication Trainer
Introduction to CMOS VLSI Design CMOS Fabrication and Layout Harris, 2004 Updated by Li Chen, 2010.
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #3. Diffusion  Introduction  Diffusion Process  Diffusion Mechanisms  Why Diffusion?  Diffusion Technology.
POSTER TEMPLATE BY: Fabrication of Nanobiosensors Tom Fitzgerald, Nathan Howell, Brian Maloney Oregon State University, Department.
Top Down Manufacturing
NanoFab Trainer Nick Reeder June 28, 2012.
Top Down Method Etch Processes
Fabrication of Suspended Nanowire Structures Jason Mast & Xuan Gao
NMOS FABRICATION 1. Processing is carried out on a thin wafer cut from a single crystal of silicon of high purity into which the required p-impurities.
CORPORATE INSTITUTE OF SCIENCE & TECHNOLOGY, BHOPAL DEPARTMENT OF ELECTRONICS & COMMUNICATIONS NMOS FABRICATION PROCESS - PROF. RAKESH K. JHA.
2. Design Determine grating coupler period from theory: Determine grating coupler period from theory: Determine photonic crystal lattice type and dimensions.
CMOS VLSI Fabrication.
CMOS FABRICATION.
Field Effect Transistor (FET)
Shaping Carbon Nanotube Forests for Field Emission Ben Pound and T.-C. Shen Department of Physics Background Elastocapillary Self-Assembly Method to Make.
Developing a Versatile Platform for Nanoscale Materials Characterization Julia Bobak, Daniel Collins, Fatemeh Soltani, David W. Steuerman Department of.
Date of download: 9/26/2017 Copyright © ASME. All rights reserved.
CMOS Fabrication CMOS transistors are fabricated on silicon wafer
Polyimide sheet (5 mils)) AZ-93 Thermal Paint (5 mils))
CMOS Process Flow.
VISTA work in Ulm since Jan. 2002
VLSI System Design LEC3.1 CMOS FABRICATION REVIEW
Nanowire Gate-All-Around (GAA) FETs
Memscap - A publicly traded MEMS company
Nanocharacterization (III)
Synthesis and Applications of Semiconductor Nanowires
CSE 87 Fall 2007 Chips and Chip Making
Solid State Electronics ECE-1109
Presentation transcript:

Selectively Grown Silicon Nano-Wires for Transistor Devices Abstract The goal of this project is to fabricate a transistor device using silicon nano-wires (SiNW) as semiconductors. In order to be able to establish electrical conduct with the nano-wires the SiNW growth is confined to certain areas that can be contacted using electron-beam lithography (EBL). This is done by controlling the catalyst deposition through angle- evaporation onto pillars on the device. The nanowires then grow from the sidewalls of the pillars and can be contacted using EBL. Jonathon A. Brame 1, Nathan Woods 1, Dr. Stephanie A. Getty Student Internship Program, Goddard Space Flight Center, Department of Physics, Provo, UT, 2 NASA Goddard Space Flight Center, Materials Engineering Branch, Code 541, Greenbelt, MD, Fabrication Electron beam lithography (EBL) is used to pattern small squares (1μm on a side) on a Si/SiO2 wafer, then a gold layer is deposited using thermal evaporation. These patterned gold squares are used as an etch stop in a reactive ion etch (O2, CF4) to create “pillars” of oxide 2400Å high. Next gold catalyst for nanowire growth is angle-evaporated at an angle of 5° (from parallel) onto the sides of the pillars. This confines the growth to the sides of the pillars. Once nanowires are grown, EBL and a titanium/gold E-beam evaporation are used to pattern contact pads to electrically contact the ends of the wires. Initial testing can be done using the Silicon substrate as a gate for the nanowire transistor. Eventually the gate voltage will be supplied by passing ions in an ionized fluid flowing over the top of the transistor. Background Silicon Nanowires (SiNW) are grown using a gold- catalyzed LPCVD process. At high temperatures in the growth furnace, the thin-film (~2 nm) gold catalyst beads up, allowing crystalline Silicon to grow in narrow wires under the gold “seeds”. Growth temperature is 450° C and the feedstock gas is Silane (SiH4). The result is a wire with width from nm and length anywhere from 100 nanometers to several micrometers. Since these wires are made of Silicon, they exhibit semiconductor properties and can be doped for use in transistor devices (see Chung et al). This device was designed to be the transistor in a chemical sensing field effect transistor (chem- FET) application. Once the placement of a SiNW transistor device can be controlled, it can be placed in-line with a micro-fluidics framework which could deliver liquid at unknown concentrations across the device. The charge concentration in the fluid will act as a variable gate voltage, and once calibrated will indicate the concentration of chemical in the fluid. In combination with a liquid chromatography device and a mass spectrometer, the chem-FET device will contribute to the “lab on a chip” concept for planetary exploration. Conclusions and Future Work Selectively placing nanowires is possible using pillar-grown SiNWs. The ideal pillar height for maximum wire density is 2400A. Actual transistor devices are in fabrication and will be tested in the near future. Once transistors are tested, process will be used to selectively place SiNWs for use in Chem-FET devices. Acknowledgements Student Internship Program Rocky Mountain Space Grant Consortium BYU- Dr. David Allred C. Taylor, T. Adachi, V. Mikula Figure 1.Gold is deposited on top of a Silicon/Silicon Dioxide wafer that has been through a lithography process to expose small squares on the surface. 2.Once the resist is removed, all that remains are squares of gold 1μm x1μm. 3.The wafer is put into a reactive ion etcher where fluorine ions directionally etch away 2400Å of oxide wherever it is not protected by gold. 4.The gold on top of the pillars is removed using a potasium iodide etch. 5.Gold catalyst is angle-evaporated onto the sidewalls of the pillars. 6.Silicon nanowires are grown using an LPCVD at 450°C with Silane as the feedstock gas. 7.Another lithography process exposes the ends of the nanowires, then gold is evaporated over the entire surface. 8.After removing the resist and excess gold, the nanowires are contacted at each end by gold leads and the device is ready for testing. Applications Figure Future potential missions to Mars (above) and Saturn’s moon Titan (at left) are two possible applicationgs where the Chem- FET device would be useful. A knowledge of the chemical composition of the planets and moons in our solar system will enhance our ability to expand exploration to places like these and beyond Results We have been able to successfully fabricate pillar structures on a Silicon/Silicon Dioxide chip and grow Silicon nanowires from the sidewalls of these pillars. This ability to grow SiNWs selectively will allow us to selectively place devices on a substrate as part of a lab-on- a-chip ensemble. We are also able to control the amount of gold catalyst by varying the height of the pillars. The amount of catalyst determines the length and width of nanowires. This will allow us to maximize the number of devices as well as control their dimensions. Total Survi ving Pillars Pillars with no wires Pillars with one wire Pillars with two wires Pillars with three wires Pillars with >3 wires Pillars with Usable wires 1200Å Å Figure A pillar structure with a SiNW grown from the side wall. The pillar height is 2400Å and the SiNW dimensions are about 1 μm long by 20 nm in diameter. Table 1 Comparison of the number of pillars with usable wires at heights of 1200Å and 2400Å. Usable wires are wires extending more than 500nm from the side wall. Although the wires are slightly thicker, the density of usable devices is much greater at 2400Å. Bibliography Sung-Wook Chung, Jae-Young Yu, and James R. Heath, “Silicon nanowire devices” Applied Physics Letters, Yi Cui, “High Performance Silicon Nanowire Field Effect Transistors” Nano Letters, 2003 Figure (top) A single Silicon nanowire is used as a transistor with source (S), drain (D) and gate (G) electrodes. (bottom) An IV curve for the device at top with several different gate voltages. This work, done by Chung at UCLA, showed the viability of making transistors out of as-grown SiNWs.