The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov 2002 1 The Belle SVD Trigger Tom Ziegler on behalf of the Belle SVD.

Slides:



Advertisements
Similar presentations
Results from first tests of TRD prototypes for CBM DPG Frühjahrstagung Münster 2011 Pascal Dillenseger Institut für Kernphysik Frankfurt am Main.
Advertisements

Proposal for a new design of LumiCal R. Ingbir, P. Ruzicka, V. Vrba October 07 Malá Skála.
The Belle Silicon Vertex Detector T. Tsuboyama (KEK) 6 Dec Workshop New Hadrons with Various Flavors 6-7 Dec Nagoya Univ.
20/Oct./2000 CF IEEE NSS 2000 at Lyon,France 1 An MWPC Readout Chip for High Rate Environment Introduction ASIC Structure & Fabrication ASIC Evaluation.
H1 SILICON DETECTORS PRESENT STATUS By Wolfgang Lange, DESY Zeuthen.
Belle SVD status & upgrade plans O. Tajima (KEK) Belle SVD group.
Bulk Micromegas Our Micromegas detectors are fabricated using the Bulk technology The fabrication consists in the lamination of a steel woven mesh and.
Workshop on Silicon Detector Systems, April at GSI Darmstadt 1 STAR silicon tracking detectors SVT and SSD.
LHCb Upgrade Overview ALICE, ATLAS, CMS & LHCb joint workshop on DAQ Château de Bossey 13 March 2013 Beat Jost / Cern.
The Origami Chip-on-Sensor Concept for Low-Mass Readout of Double-Sided Silicon Detectors M.Friedl, C.Irmler, M.Pernicka HEPHY Vienna.
PHENIX Vertex Tracker Atsushi Taketani for PHENIX collaboration RIKEN Nishina Center RIKEN Brookhaven Research Center 1.Over view of Vertex detector 2.Physics.
Striplet option of Super Belle Silicon Vertex Detector Talk at Joint Super B factory workshop, Honolulu 20 April 2005 T.Tsuboyama.
June 2000Status of BELLE1 Beyond e + e - Workshop The Homestead Glen Arbor, MI Daniel Marlow BELLE Princeton University June 17, 2000.
July 2000Results from BELLE1 IV th Rencontres du Vietnam Hanoi, Vietnam Daniel Marlow BELLE Princeton University July 22, 2000.
The LHCb Inner Tracker LHCb: is a single-arm forward spectrometer dedicated to B-physics acceptance: (250)mrad: The Outer Tracker: covers the large.
Mauro Raggi Status report on the new charged hodoscope for P326 Mauro Raggi for the HODO working group Perugia – Firenze 07/09/2005.
February 19th 2009AlbaNova Instrumentation Seminar1 Christian Bohm Instrumentation Physics, SU Upgrading the ATLAS detector Overview Motivation The current.
The SLHC and the Challenges of the CMS Upgrade William Ferguson First year seminar March 2 nd
David L. Winter for the PHENIX Collaboration PHENIX Silicon Detector Upgrades RHIC & AGS Annual Users' Meeting Workshop 3 RHIC Future: New Physics Through.
The Straw-Tube Tracker of the ZEUS Detector at HERA
BEACH Conference 2006 Leah Welty Indiana University BEACH /7/06.
Performance of PHENIX High Momentum Muon Trigger 1.
Development of Tracking Detector with GEM Kunihiro Fujita RCNP, Osaka Univ. Yasuhiro Sakemi CYRIC, Tohoku Univ. Masaharu Nomachi Dep. of Phys., Osaka Univ.
Welcome to the 1 st Open Meeting of the Super KEKB Collaboration. (T. Browder, University of Hawaii) [All talks and discussions about the detector, physics.
Pixel hybrid status & issues Outline Pixel hybrid overview ALICE1 readout chip Readout options at PHENIX Other issues Plans and activities K. Tanida (RIKEN)
22nd June, 2004New Zealand - Australia Semiconductor Instrum'n W'kshop1 Leveraging HEP Silicon Technology ( Example: VA Chip Application to PET) Geoffrey.
Nov. 7, 2005Vertex2005 A. Kibayashi 1 Status of the BELLE Silicon Vertex Detector Vertex2005 Nikko Nov. 7-11, 2005 Atsuko Kibayashi Tokyo Institute of.
ATLAS Forward Detector Trigger ATLAS is presently planning to install forward detectors (Roman Pot system) in the LHC tunnel with prime goal to measure.
University of Nova GoricaBelle Collaboration S. Stanič, STD6, Sep , 2006 Status of the Belle Silicon Vertex Detector and its Development for Operation.
The ALICE Forward Multiplicity Detector Kristján Gulbrandsen Niels Bohr Institute for the ALICE Collaboration.
Super-Belle Vertexing Talk at Super B Factory Workshop Jan T. Tsuboyama (KEK) Super B factory Vertex group Please visit
LHCb VErtex LOcator & Displaced Vertex Trigger
Dec.11, 2008 ECL parallel session, Super B1 Results of the run with the new electronics A.Kuzmin, Yu.Usov, V.Shebalin, B.Shwartz 1.New electronics configuration.
Vertex 2005, Nikko Manfred Pernicka, HEPHY Vienna 1.
Introduction to High Momentum Trigger in PHENIX Muon Arms RIKEN/RBRC Itaru Nakagawa 中川格 1.
Some thoughts on the New Small Wheel Trigger Issues V. Polychronakos, BNL 10 May,
Apollo Go, NCU Taiwan BES III Luminosity Monitor Apollo Go National Central University, Taiwan September 16, 2002.
D0 Status: 04/01-04/08 u Week integrated luminosity –1.7pb -1 delivered –1.5pb -1 utilized (88%) –1.1pb -1 global runs u Data collection s global data.
Progress on the beam tracking instrumentation Position measurement device Tests performed and their resolution Decision on electronics Summary.
SoLiD/PVDIS DAQ Alexandre Camsonne. DAQ limitations Electronics Data transfer.
Jefferson Laboratory Hall A SuperBigBite Spectrometer Data Acquisition System Alexandre Camsonne APS DNP 2013 October 24 th 2013 Hall A Jefferson Laboratory.
FIT (Fast Interaction Trigger) detector development for ALICE experiment at LHC (CREN) Institute for Nuclear Research (INR RAS) National Research Nuclear.
B.G.Cheon Mini-Trigger/DAQ workshop,OCU ECL Trigger overview ByungGu Cheon (SKKU) Outline  ECL calorimeter  ECL trigger scheme & performance.
B.Satyanarayana Department of High Energy Physics Tata Institute of Fundamental Research Homi Bhabha Road, Colaba, Mumbai,
1 CDC Readout - upgrade for Higher Luminosity - Y.Sakai (KEK) 29-Oct-2002 TRG/DAQ Review of Status/Plan (based on materials from S.Uno/M.Tanaka)
11 October 2002Paul Dauncey - CDR Introduction1 CDR Introduction and Overview Paul Dauncey Imperial College London.
The trigger-less TBit/s readout for the Mu3e experiment Dirk Wiedner On behalf of the Mu3e collaboration 24 Sep 20131Dirk Wiedner TWEPP2013.
VMM Update Front End ASIC for the ATLAS Muon Upgrade V. Polychronakos BNL RD51 - V. Polychronakos, BNL10/15/131.
Jamaica 11 Jan.8, 2009 Muon Trigger Upgrade at PHENIX RIKEN/RBRC Itaru Nakagawa RIKEN/RBRC Itaru Nakagawa.
A Brand new neutrino detector 「 SciBar 」 (2) Y. Takubo (Osaka) - Readout Electronics - Introduction Readout electronics Cosmic ray trigger modules Conclusion.
Study of polarized sea quark distributions in polarized pp collisions at sqrt(s)=500GeV with PHENIX Oct. 10, 2008 Tsutomu Mibe (KEK) for the PHENIX collaboration.
FCAL Krakow meeting, 6. May LumiCal concept including the tracker R. Ingbir, P.Růžička, V. Vrba.
The SuperB Silicon Vertex Tracker Abstract : The SuperB project aims to build an asymmetric e+ - e- collider capable of reaching.
EPS HEP 2007 Manchester -- Thilo Pauly July The ATLAS Level-1 Trigger Overview and Status Report including Cosmic-Ray Commissioning Thilo.
The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I Pavia, Italy.
 Silicon Vertex Detector Upgrade for the Belle II Experiment
Mini-Trigger/DAQ workshop,OCU
Silicon Pixel Detector for the PHENIX experiment at the BNL RHIC
Example of DAQ Trigger issues for the SoLID experiment
SVT detector electronics
Preparation of the CLAS12 First Experiment Status and Time-Line
LHCb PileUp VETO L0 trigger system using large FPGAs (M
Trigger session report
Online Data Processing and Hit Time Reconstruction for Silicon Detector Readout C. Irmler, M. Friedl, M. Pernicka The KEKB factory (Tsukuba, Japan) will.
Koji Ueno National Taiwan U.
The LHCb Level 1 trigger LHC Symposium, October 27, 2001
August 19th 2013 Alexandre Camsonne
SVT detector electronics
The LHCb Front-end Electronics System Status and Future Development
Multi Chip Module (MCM) The ALICE Silicon Pixel Detector (SPD)
Presentation transcript:

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov The Belle SVD Trigger Tom Ziegler on behalf of the Belle SVD group  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov 2002  The SVD 2.0 Update  The Front-End Readout Electronics  Level 0 & 1 Trigger  Level 1.5 Trigger  Summary

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov The Belle detector SVD 1.4 SVD 2.0

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov Update SVD 1.4 => SVD 2.0  Increase radiation hardness of the front-end readout chip: 0.8  m => 0.35  m CMOS process  Stable > 10 MRad!  Better polar angle coverage: 23°-139° => 17°-150°  Closer to beam pipe (  3->2.1cm)  increasing peak luminosity:  cm -2 s -1 (28-oct-2002)  Include trigger capability in front-end chip

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov The Readout Electronics Repeater System FADC PCI and DAQ Trigger L0&L1 Trigger L1.5 DSSD Hybrid, VA1TA 4 layers (6, 12, 18, 18)  54 ladders,  108 halfladders (108*512)*2 = channels

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov Each chip reads out 128 DSSD channels. Trigger capability is included in the ASIC. FE readout chips: VA1TA, IDE AS Front-end Electronics slow Shaper S/H Multiplexer PA HoldAnalog out 128x fast Shaper Threshold Discr. 128x Trigger out 1x !

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov The Readout Electronics Repeater System FADC PCI and DAQ Trigger L0&L1 Trigger L1.5 DSSD Hybrid, VA1TA 4 layers (6, 12, 18, 18)  54 ladders,  108 half ladders (108*512)*2 = channels TA signal, granularity of 128 strips

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov ToF trigger CDC trigger SVD TA CDC SVD-CDC matching Global L1 Global L0 Level 0 and Level 1 Trigger We take advantage of the trigger capabilities of the front-end readout electronics (VA1TA). Resolution not very good, but very fast decision possible ( <600ns for L0 / <2.5  s for L1). Other SubS.

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov The Readout Electronics Repeater System FADC PCI and DAQ Trigger L0&L1 Trigger L1.5 DSSD Hybrid, VA1TA 4 layers (6, 12, 18, 18)  54 ladders,  108 half ladders (108*512)*2 = channels VA analog signals, full granularity

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov The Level 1.5 r-z-Trigger After 25  s all information are available from the FADC- system and can be used for a trigger 1.5 decision with a very good tracking resolution! Mainly reject beam gas events that do not come from the primary vertex. Generate MC events and record ‘trigger terms’ for each of 18 wedges.  3.2cm wedge IP

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov The Trigger Logic Resolution which probably will be used: Layer 1/4: merge 32 strips to 16 segments on each wafer Layer 2/3: merge 16 strips to 32 segments on each wafer We see all the gaps between wafers. Single track efficiency < 80%! => 4/4 too simplistic Goal: at least 90% 

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov Improve efficiency Consider 3/4 terms (one layer missing) => 98% efficient, but not very good rejection of background events! Try 3/4 terms and demand 1. layer => Overall efficiency  95% in good region (but more than 20,000 trigger terms).  

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov Some statistical tricks Some of the logic terms are contained in others, e.g.: Reduce number of terms by  25%. Number of hits in each trigger term in simulation, e.g.: x x x x Skip all trigger terms with few hits! => skip terms without losing much efficiency

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov /4 terms 79.8%21449 terms 3/4 terms98.0%23867 terms 3/4 terms (with inner layer)95.3%23867 terms strip terms contained in others95.3%13474 terms strip terms with #hits <5095.3%10105 terms strip terms with #hits < %8272 terms strip terms with #hits < %5452 terms strip terms with #hits < %2497 terms Implementation of trigger logic in Xilinx FPGAs on a 9U VME board. single track efficiency number of trigger terms Implementation of Trigger Logic

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov Further improvement FADCDOCK TDM T1.5 data Level 1.5 trigger decision CDC ToF Up to 128 bits Up to 64 bits T1.5BB 1 bit for each of the 18 sectors Start of data transfer TTM SEQ GDL monitoring FEC data Introduce Trigger 1.5 Buffer Board Merging of SVD with CDC and ToF information!

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov The Trigger System The different trigger levels will be: L0  0.6  sSVD, ToF, CDC< 10kHz L1  2.5  sSVD, CDC, ECL< 1kHz L1.5  25  sSVD, (ToF, CDC) DAQ read-out The SVD will play a central role in the Belle trigger system!

The Belle SVD Trigger  Tom Ziegler  Vertex 2002  Kailua-Kona, Hawaii, 4-8 th nov Summary l Upgrade to SVD 2.0 allows substantial improvements in the trigger capabilities for the Belle detector! l The implementation of the system with Xilinx FPGAs and overall setup is very flexible and there is still room for improvement to deal with the increasing luminosities of the KEKB accelerator. l The system will be tested the next months in an overall system integration test with the rest of the SVD readout system and is ready for installation in the next shutdown.