FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.

Slides:



Advertisements
Similar presentations
Data Acquisition ET 228 Chapter
Advertisements

Electronics and Semiconductors
Analog to Digital Conversion. Introduction  An analog-to-digital converter (ADC, A/D, or A to D) is a device that converts continuous signals to discrete.
ECE 353 Introduction to Microprocessor Systems Michael G. Morrow, P.E. Week 14.
DIGITALLY ASSISTED ANALOG CIRCUITS PRESENTATION By Sohaib Saadat Afridi MS (EE) SEECS NUST 1.
PRESENTATION#1. Introduction Motivation Key Research Labs Future Goals Applications Published Research Conclusion.
Mixed Signal Chip Design Lab Analog-to-Digital Converters Jaehyun Lim, Kyusun Choi Department of Computer Science and Engineering The Pennsylvania State.
A Low-Power 9-bit Pipelined CMOS ADC for the front-end electronics of the Silicon Tracking System Yuri Bocharov, Vladimir Butuzov, Dmitry Osipov, Andrey.
Design and Implementation a 8 bits Pipeline Analog to Digital Converter in The Technology 0.6 μm CMOS Process Eri Prasetyo.
DNC, GEC & Non-linear Interpolation DNC, GEC & Non-linear interpolation A Review of ”A Digitally Enhanced 1.8V 15-bit 40-MSample/s CMOS.
NSoC 3DG Paper & Progress Report
1 A New Successive Approximation Architecture for Low-Power Low-Cost A/D Converter IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL.38, NO.1, JANUARY 2003 Chi-sheng.
Algorithmic (Cyclic) ADC
CENG536 Computer Engineering Department Çankaya University.
Precision AC Current Measurement Technique Guildline Instruments Limited.
Analog-to-Digital Converters
Introduction to Analog-to-Digital Converters
Chapter 1 - Introduction to Electronics Introduction Microelectronics Integrated Circuits (IC) Technology Silicon Chip Microcomputer / Microprocessor Discrete.
– 1 – Data ConvertersInterpolating and Folding ADCProfessor Y. Chiu EECT 7327Fall 2014 Interpolation.
C H A P T E R 1 Signals and Amplifiers Microelectronic Circuits, Sixth Edition Sedra/Smith Copyright © 2010 by Oxford University Press, Inc. Figure P1.14.
Data Acquisition. Data Acquisition System Analog Signal Signal Conditioner ADC Digital Processing Communication.
Digital to Analogue Conversion Natural signals tend to be analogue Need to convert to digital.
A 10 bit,100 MHz CMOS Analog- to-Digital Converter.
FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.
SJTU Zhou Lingling1 Introduction to Electronics Zhou Lingling.
Data Converters ELEC 330 Digital Systems Engineering Dr. Ron Hayne
FE8113 ”High Speed Data Converters”
By Grégory Brillant Background calibration techniques for multistage pipelined ADCs with digital redundancy.
FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.
Data Acquisition Systems
FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.
Guohe Yin, U-Fat Chio, He-Gong Wei, Sai-Weng Sin,
Improvement of Accuracy in Pipelined ADC by methods of Calibration Techniques Presented by : Daniel Chung Course : ECE1352F Professor : Khoman Phang.
Instrumentation (AMME2700) 1 Instrumentation Dr. Xiaofeng Wu.
CSE 598A Project Proposal James Yockey
Digitization When data acquisition hardware receives an analog signal it converts it to a voltage. An A/D (analog-to-digital) converter then digitizes.
FE8113 ”High Speed Data Converters”. Part 3: High-Speed ADCs.
A 14-b 100-MS/s Pipelined ADC With a Merged SHA and First MDAC Byung-Geun Lee, Member, IEEE, Byung-Moo Min, Senior Member, IEEE, Gabriele Manganaro, Senior.
FE8113 ”High Speed Data Converters”. Part 2: Digital background calibration.
DESIGN OF LOW POWER CURRENT-MODE FLASH ADC
1 Successive Approximation Analog-to- Digital Conversion at Video Rates 指導教授 :汪輝明 學 生:陳柏宏.
FE8113 ”High Speed Data Converters”. Course outline Focus on ADCs. Three main topics:  1: Architectures ”CMOS Integrated Analog-to-Digital and Digital-to-
Data Acquisition ET 228 Chapter 15 Subjects Covered Analog to Digital Converter Characteristics Integrating ADCs Successive Approximation ADCs Flash ADCs.
Adviser : Hwi-Ming Wang Student : Wei-Guo Zhang Date : 2009/7/14
High-Performance Analog-to-Digital Converters: Evolution and Trends
McGill Increasing the Time Dynamic Range of Pulse Measurement Techniques in Digital CMOS Applications of Pulse Measurement: Duty-Cycle Measurement Pulsed.
ECE 353 Introduction to Microprocessor Systems Michael G. Morrow, P.E. Module #7 Assessment Quiz.
Erik Jonsson School of Engineering & Computer Science Redundant SAR ADC Architecture and Circuit Techniques for ATLAS LAr Phase-II Upgrade Ling Du 1, Hongda.
L.Royer – Calice Manchester – Sept A 12-bit cyclic ADC dedicated to the VFE electronics of Si-W Ecal Laurent ROYER, Samuel MANEN LPC Clermont-Ferrand.
Analog to Digital Converters
Digital Control CSE 421.
Low Power, High-Throughput AD Converters
Low Power, High-Throughput AD Converters
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
2/June/2009LHCb Upgrade1 Single ended ADC Differential ADC –Convert single ended signal to differential (use AD8138 amp) –ASIC differential output ADC.
Design of the 64-channel ASIC: update DEI - Politecnico di Bari and INFN - Sezione di Bari Meeting INSIDE, December 18, 2014, Roma Outline  Proposed solution.
1 Progress report on the LPSC-Grenoble contribution in micro- electronics (ADC + DAC) J-Y. Hostachy, J. Bouvier, D. Dzahini, L. Galin-Martel, E. Lagorio,
0 /59 Nyquist Rate ADCs Dr. Hossein Shamsi ECE Dept, K.N. Toosi University of Technology.
Low Power, High-Throughput AD Converters
Lecture Notes / PPT UNIT III
Erik Jonsson School of Engineering & Computer Science High-Speed, High-Resolution, Radiation-Tolerant SAR ADC for Particle Physics Experiments Yuan Zhou.
A high speed 10 to 12 bits pipe line ADC, design proposal for ECAL
B.Sc. Thesis by Çağrı Gürleyük
High speed pipelined ADC + Multiplexer for CALICE
Digital Error Correction
Hugo França-Santos - CERN
Pedro Henrique Köhler Marra Pinto and Frank Sill Torres
Chapter 10 Figure 07.
Propagation Time Delay
Pingli Huang and Yun Chiu
Presentation transcript:

FE8113 ”High Speed Data Converters”

Part 2: Digital background calibration

Gain errors and calibration - Introduction to gain error calibration and test signal injection in pipelined ADCs

Pipelined ADC

Digital error correction Offset translates directly to distortion at the output Offset within +/-V ref /4 corrected by redundant bits 1 bit, no error correction: 1.5 bits, error correction:

MDAC gain error φ1: φ2:

MDAC gain error φ2:

Pipeline with gain error

Calibration of gain error

Calibration of multiple stages

Calibration, alternative implementation (Digital scaling factors between the stages are not shown here)

Test signal injection

Stage transfer function (TF)

Stage TF with V ref /4 test signal

Stage TF, modified test signal, ts mod

MDAC, holding phase, test signal injection

Test signal at ADC output

Measuring error energy Correlate over a blocklength (BL) of millions of samples Error energy at the output, use this to adjust digital coefficient

List of Papers Test signal injection  E.Siragusa, I.Galton: “A Digitally Enhanced 1.8-V 15-bit 40-MSample/s CMOS Pipelined ADC” Skip (& fill)  U-K.Moon, B-S.Song: “Background Digital Calibration Techniques for Pipelined ADC’s”  E.B.Blecker et.al: “Digital Background Calibration of an Algorithmic Analog-to-Digital Converter Using a Simplified Queue” Slow-but accurate parallel ADC  S.R.Sonkusale et.al: “Background Digital Error Correction Technique for Pipelined Analog-Digital Converters”  X.Wang et.al: ”A 12-bit 20-Msample/s Pipelined Analog-to-Digital Converter With Nested Digital Background Calibration”  J.P.Keane et.al: “Digital Background Calibration for Memory Effects in Pipelined Analog-to-Digital Converters” Reference voltage scaling  J.Ming, S.Lewis: “An 8-bit 80-Msample/s Pipelined Analog-to-Digital Converter With Background Calibration”  S.Sonkusale, J.Van der Spiegel: “Mixed-Signal Calibration of Pipelined Analog-Digital Converters” Comparator Dithering  A.Gines et.al: “Full Calibration Digital Techniques for Pipeline ADCs”  J.Keane et.al: “Background Interstage Gain Calibration Technique for Pipelined ADCs”  J.Li et.al: “Background Calibration Techniques for Multistage Pipelined ADCs With Digital Redundancy” Others  A.Abdelatty, K.Nagaraj: “Background Calibration of Operational Amplifier Gain Error in Pipelined A/D Converters”  K.El-Sanakry, M.Sawan: “A New Digital Background Calibration Technique for Pipelined ADC”  B.Murmann, B.E.Boser: ”A 12-bit 75-MS/s Pipelined ADC Using Open-Loop Residue Amplification”  Y.Chiu et.al: “Least Mean Square Adaptive Digital Background Calibration of Pipelined Analog-to-Digital Converters”