ITRS Design.

Slides:



Advertisements
Similar presentations
18 July 2001 Work In Progress – Not for Publication 2001 ITRS Test Chapter ITRS Test ITWG Mike Rodgers Don Edenfeld.
Advertisements

July 13, 2010ITRS public conference – San Francisco1 More-than-Moore Roadmapping Update.
July 12, 2012ITRS public conference – San Francisco1 More-than-Moore Roadmapping Update.
ITRS Roadmap Design + System Drivers Makuhari, December 2007 Worldwide Design ITWG Good morning. Here we present the work that the ITRS Design TWG has.
An International Technology Roadmap for Semiconductors
Overview Why VLSI? Moore’s Law. The VLSI design process.
Copyright 2001, Agrawal & BushnellVLSI Test: Lecture 31/22alt1 Lecture 31 System Test (Lecture 22alt in the Alternative Sequence) n Definition n Functional.
Apr. 20, 2001VLSI Test: Bushnell-Agrawal/Lecture 311 Lecture 31 System Test n Definition n Functional test n Diagnostic test  Fault dictionary  Diagnostic.
Copyright 2001, Agrawal & BushnellDay-1 AM Lecture 11 Design for Testability Theory and Practice January 15 – 17, 2005 Vishwani D. Agrawal James J. Danaher.
MICROELETTRONICA Design methodologies Lection 8. Design methodologies (general) Three domains –Behavior –Structural –physic Three levels inside –Architectural.
Spring 08, Jan 15 ELEC 7770: Advanced VLSI Design (Agrawal) 1 ELEC 7770 Advanced VLSI Design Spring 2007 Introduction Vishwani D. Agrawal James J. Danaher.
Copyright 2001, Agrawal & BushnellVLSI Test: Lecture 11 Lecture 1 Introduction n VLSI realization process n Verification and test n Ideal and real tests.
PED Roadmapping Issues Vijaykrishnan Narayanan Dept. of CSE Penn State University GSRC Workshop, March 20-21, 2003.
1 Evgeny Bolotin – ICECS 2004 Automatic Hardware-Efficient SoC Integration by QoS Network on Chip Electrical Engineering Department, Technion, Haifa, Israel.
ITRS-2001 Design ITWG Plan December 6, 2000 Bill Joyner, SRC/IBM.
EDA Roadmap Taskforce Report Draft 2 2/9/99 Figure 0.1 Process: Focus on Change Challenges & Directions Technology Paradigm Shifts Market Segment Semiconductor.
Copyright 2001, Agrawal & BushnellDay-1 AM-1 Lecture 11 Testing Analog & Digital Products Dr. Vishwani D. Agrawal James J. Danaher Professor of Electrical.
ITRS 2001 U.S. Design DTWG Meeting November 5, 2000 OUTCOMES (including extra slides from July 2000 International Design TWG meeting in SF)
EE141 © Digital Integrated Circuits 2nd Introduction 1 The First Computer.
Emerging Technologies – A Critical Review Presenter: Qufei Wu 12/05/05.
ASIC Design Introduction - 1 The history of Integrated Circuit (IC) The base for such a significant progress –Well understanding of semiconductor physics.
Steve Grout CAD Consultant April 26, 2004 Missing Analog Tools – A Proposal Analog/Mixed Signal SoC Methodologies.
4.x Performance Technology drivers – Exascale systems will consist of complex configurations with a huge number of potentially heterogeneous components.
I N V E N T I V EI N V E N T I V E EDA360 - Is End-to-End Design a Riddle, a Rebus, or a Reality? April 6, 2011.
EE141 © Digital Integrated Circuits 2nd Introduction 1 EE4271 VLSI Design Dr. Shiyan Hu Office: EERC 518 Adapted and modified from Digital.
A New Method For Developing IBIS-AMI Models
1 ITRS Design TWG Test Column Draft 1 Feb. 4, 2001.
ECE 553: TESTING AND TESTABLE DESIGN OF DIGITAL SYSTES Motivation and Introduction.
CMP 4202: VLSI System Design Lecturer: Geofrey Bakkabulindi
경종민 1 Future Prospect of IC Technology (ITRS)
경종민 1 Future Prospect of IC Technology (ITRS)-II
DARPA GTX: The MARCO GSRC Technology Extrapolation System Abstract Technology extrapolation -- i.e., the calibration and prediction of achievable Technology.
Test and Test Equipment Joshua Lottich CMPE /23/05.
1. CAD Challenges for Leading-Edge Multimedia Designs Ira Chayut, Verification Architect (opinions are my own and do not necessarily represent the opinion.
CSE 242A Integrated Circuit Layout Automation Lecture 1: Introduction Winter 2009 Chung-Kuan Cheng.
2D/3D Integration Challenges: Dynamic Reconfiguration and Design for Reuse.
순천향대학교 정보기술공학부 이 상 정 1 1. Computer Abstractions and Technology.
Present – Past -- Future
1 IAF0620, 5.0 AP, Exam Jaan Raik ICT-524, , Digital systems verification.
Transistor Counts 1,000, ,000 10,000 1, i386 i486 Pentium ® Pentium ® Pro K 1 Billion Transistors.
EE141 © Digital Integrated Circuits 2nd Introduction 1 Principle of CMOS VLSI Design Introduction Adapted from Digital Integrated, Copyright 2003 Prentice.
VLSI Design System-on-Chip Design
EE141 © Digital Integrated Circuits 2nd Introduction 1 EE5900 Advanced Algorithms for Robust VLSI CAD Dr. Shiyan Hu Office: EERC 731 Adapted.
DOLPHIN INTEGRATION Second Review March 26, Use Plan WP 5: Dissemination and implementation Task 5.1: Market evaluation and use planning Use planning.
Test complexity of TED operations Use canonical property of TED for - Software Verification - Algorithm Equivalence check - High Level Synthesis M ac iej.
DUSD(Labs) GSRC Calibrating Achievable Design 11/02.
EE141 © Digital Integrated Circuits 2nd Introduction 1 Digital Integrated Circuits A Design Perspective Introduction Jan M. Rabaey Anantha Chandrakasan.
EE141 © Digital Integrated Circuits 2nd Introduction 1 EE4271 VLSI Design Dr. Shiyan Hu Office: EERC 731 Adapted and modified from Digital.
ECE354 Embedded Systems Introduction C Andras Moritz.
COMPUTATIONAL MODELS.
ELEC 7770 Advanced VLSI Design Spring 2016 Introduction
VLSI Testing Lecture 14: System Diagnosis
Introduction ( A SoC Design Automation)
ECE 154A Introduction to Computer Architecture
LFoundry: an open foundry model enabling
מעבדה במערכות משובצות ד"ר מרינה ליפשטיין דוא"ל:
Digital Design Research Trends. What is RESEARCH?
Maintaining Data Integrity in Programmable Logic in Atmospheric Environments through Error Detection Joel Seely Technical Marketing Manager Military &
IP – Based Design Methodology
ELEC 7770 Advanced VLSI Design Spring 2014 Introduction
Challenges in Nanoelectronics: Process Variability
ITRS Roadmap Design Process Open Discussion EDP 2001
ELEC 7770 Advanced VLSI Design Spring 2012 Introduction
Transistors on lead microprocessors double every 2 years Moore’s Law in Microprocessors Transistors on lead microprocessors double every 2 years.
ELEC 7770 Advanced VLSI Design Spring 2010 Introduction
HIGH LEVEL SYNTHESIS.
Professor Ioana Banicescu CSE 8843
Digital Integrated Circuits A Design Perspective
Mixed Up Multiplication Challenge
ANALOG VS DIGITAL Analog devices and systems: Process analog signals (time-varying signals that can take any value across a continuous range known as dynamic.
Presentation transcript:

ITRS Design

Design Design for manufacturability Design verification

Design for Manufacturability Architecture challenges Logic and circuit challenges Layout and physical design challenges Yield prediction and optimization

Variability Modeling and Roadmap – Need for Such a Roadmap Expected to be the source of multiple DFM challenges Invest in variability reduction or design productivity improvements?

Variability Modeling and Roadmap – Levels of Abstraction Circuit/Chip level Device level Physical level

Design Verification Verification vs testing Moore’s law Historical emphasis in design improvement

Design Verification – Challenges (>50nm) Capacity Robustness Verification metrics Software Reuse Specialized verification methodology Specialized design-for-verifiability New kinds of concurrency

Design Verification – Challenges (<50nm) Design for verifiability Higher levels of abstraction Specification for verifiability Verification in presence of non-digital effects Heterogeneous systems Analog-Mixed signal Soft failures Verification for redundancy