EE141 Chapter 4 The Wire March 20, 2003.

Slides:



Advertisements
Similar presentations
Topics Electrical properties of static combinational gates:
Advertisements

EE141 © Digital Integrated Circuits 2nd Wires 1 The Wires Dr. Shiyan Hu Office: EERC 731 Adapted and modified from Digital Integrated Circuits: A Design.
Wires.
UNIT 4 BASIC CIRCUIT DESIGN CONCEPTS
Advance Nano Device Lab. Fundamentals of Modern VLSI Devices 2 nd Edition Yuan Taur and Tak H.Ning 0 Ch5. CMOS Performance Factors.
Digital Integrated Circuits© Prentice Hall 1995 Interconnect COPING WITH INTERCONNECT.
Adapted from Digital Integrated Circuits, 2nd Ed. 1 IC Layout.
EE466: VLSI Design Lecture 11: Wires
EE 447 VLSI Design Lecture 5: Wires. EE 447VLSI Design 6: Wires2 Outline Introduction Wire Resistance Wire Capacitance Wire RC Delay Crosstalk Wire Engineering.
© Digital Integrated Circuits 2nd Inverter Impact of Interconnect  Interconnection  Fundamental limitation of Digital Technology at all scales  Classes.
Interconnect Optimizations. A scaling primer Ideal process scaling: –Device geometries shrink by S  = 0.7x) Device delay shrinks by s –Wire geometries.
The Wire Scaling has seen wire delays become a major concern whereas in previous technology nodes they were not even a secondary design issue. Wire parasitic.
S. Reda EN160 SP’07 Design and Implementation of VLSI Systems (EN0160) Lecture 14: Interconnects Prof. Sherief Reda Division of Engineering, Brown University.
EE141 © Digital Integrated Circuits 2nd Wires 1 Digital Integrated Circuits A Design Perspective The Wire Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic.
04/09/02EECS 3121 Lecture 25: Interconnect Modeling EECS 312 Reading: 8.3 (text), 4.3.2, (2 nd edition)
Lecture #25a OUTLINE Interconnect modeling
Introduction to CMOS VLSI Design Interconnect: wire.
Lecture 24: Interconnect parasitics
Z. Feng MTU EE4800 CMOS Digital IC Design & Analysis 9.1 EE4800 CMOS Digital IC Design & Analysis Lecture 9 Interconnect Zhuo Feng.
Lecture 14: Wires.
Circuit characterization and Performance Estimation
1 Modeling and Optimization of VLSI Interconnect Lecture 1: Introduction Avinoam Kolodny Konstantin Moiseev.
Design constraints Lection 5
Circuit Characterization and Performance Estimation
Elettronica T AA Digital Integrated Circuits © Prentice Hall 2003 Interconnect Interconnect and Communication.
ECE 424 – Introduction to VLSI Design
DSM Design and Verification Flow
EE141 © Digital Integrated Circuits 2nd Wires 1 The Wires Dr. Shiyan Hu Office: EERC 731 Adapted and modified from Digital Integrated Circuits: A Design.
Elmore Delay, Logical Effort
Digital Integrated Circuits© Prentice Hall 1995 Interconnect COPING WITH INTERCONNECT.
EE141 © Digital Integrated Circuits 2nd Wires 1 Digital Integrated Circuits A Design Perspective The Interconnect Jan M. Rabaey Anantha Chandrakasan Borivoje.
EE415 VLSI Design 1 The Wire [Adapted from Rabaey’s Digital Integrated Circuits, ©2002, J. Rabaey et al.]
EE141 © Digital Integrated Circuits 2nd Wires 1 Digital Integrated Circuits A Design Perspective The Wire Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic.
© Digital Integrated Circuits 2nd Interconnect ECE 558/658 : Lecture 20 Interconnect Design (Chapter 9) Clock distribution (Chapter ) Atul Maheshwari.
Dec 2010VLSI Interconnects 1 Instructed by Shmuel Wimer Eng. School, Bar-Ilan University Credits: David Harris Harvey Mudd College (Some material copied/taken/adapted.
Chapter 3 Interconnect: Wire Models Boonchuay Supmonchai Integrated Design Application Research (IDAR) Laboratory June 22, revised July 1,2006.
1 Interconnect/Via. 2 Delay of Devices and Interconnect.
Modern VLSI Design 4e: Chapter 3 Copyright  2008 Wayne Wolf Topics n Wire delay. n Buffer insertion. n Crosstalk. n Inductive interconnect. n Switch logic.
VLSI CIRCUIT ELEMENTS - Prof. Rakesh K. Jha
VLSI INTERCONNECTS IN VLSI DESIGN - PROF. RAKESH K. JHA
Interconnect/Via.
Chapter 4: Secs ; Chapter 5: pp
Modern VLSI Design 3e: Chapter 3 Copyright  1998, 2002 Prentice Hall PTR Topics n Wire delay. n Buffer insertion. n Crosstalk. n Inductive interconnect.
Budapest University of Technology and Economics Department of Electron Devices Microelectronics, BSc course MOS circuits: CMOS circuits,
CSE477 L27 System Interconnect.1Irwin&Vijay, PSU, 2003 CSE477 VLSI Digital Circuits Fall 2003 Lecture 27: System Level Interconnect Mary Jane Irwin (
1 Interconnect and Packaging Lecture 2: Scalability Chung-Kuan Cheng UC San Diego.
Outline  Introduction  Wire Resistance  Wire Capacitance  Wire RC Delay  Wire Engineering  Repeaters  Summary.
Topics Wire and via structures. Wire parasitics..
Wires & wire delay Lecture 9 Tuesday September 27, 2016.
CSE477 VLSI Digital Circuits Fall 2003 Lecture 09: Resistance
The Wires EE4271 VLSI Design Professor Shiyan Hu Office: EERC 518
Derek Johnson Michael Hasni Rex Reeves Michael Custer
Circuit characterization and Performance Estimation
The Interconnect Delay Bottleneck.
CMOS Inverter: Dynamic
Unit IV: GATE LEVEL DESIGN
Chapter 4 Interconnect.
CAPACITANCE ESTIMATION
CSE477 VLSI Digital Circuits Fall 2002 Lecture 09: Resistance
Lecture 14: Wires.
Mary Jane Irwin ( ) CSE477 VLSI Digital Circuits Fall 2002 Lecture 27: System Level Interconnect Mary Jane.
Introduction to CMOS VLSI Design Chapter 6 Interconnect
Wire Indctance Consequences of on-chip inductance include:
Lecture 14: Wires.
COPING WITH INTERCONNECT
Day 8: September 23, 2011 Delay and RC Response
Reading (Rabaey et al.): Sections 3.5, 5.6
Interconnect and Packaging Lecture 2: Scalability
THE INTERCONNECT.
Presentation transcript:

EE141 Chapter 4 The Wire March 20, 2003

The Wire schematics physical

Interconnect Impact on Chip

Wire Models Capacitance-only All-inclusive model

Impact of Interconnect Parasitics reduce reliability affect performance and power consumption Classes of parasitics Capacitive Resistive Inductive

Nature of Interconnect Global Interconnect S Global = S Die S Local = S Technology Source: Intel

INTERCONNECT Capacitance

Capacitance of Wire Interconnect

Capacitance: The Parallel Plate Model

Permittivity

Fringing Capacitance

Fringing versus Parallel Plate

Interwire Capacitance

Impact of Interwire Capacitance

Wiring Capacitances (0.25 mm CMOS)

INTERCONNECT Resistance

Wire Resistance

Interconnect Resistance

Dealing with Resistance Selective Technology Scaling Use Better Interconnect Materials reduce average wire-length e.g. copper, silicides More Interconnect Layers

Polycide Gate MOSFET Silicides: WSi TiSi , PtSi and TaSi PolySilicon SiO 2 n + n + p Silicides: WSi 2, TiSi 2 , PtSi and TaSi Conductivity: 8-10 times better than Poly

Sheet Resistance

Modern Interconnect

Example: Intel 0.25 micron Process 5 metal layers Ti/Al - Cu/Ti/TiN Polysilicon dielectric

INTERCONNECT Inductance

Interconnect Modeling

The Lumped Model

The Lumped RC-Model The Elmore Delay

The Ellmore Delay RC Chain

Wire Model Assume: Wire modeled by N equal-length segments For large values of N:

The Distributed RC-line

Step-response of RC wire as a function of time and space

RC-Models

Driving an RC-line

Lcrit >>  tpgate/0.38rc Design Rules of Thumb rc delays should only be considered when tpRC >> tpgate of the driving gate Lcrit >>  tpgate/0.38rc rc delays should only be considered when the rise (fall) time at the line input is smaller than RC, the rise (fall) time of the line trise < RC when not met, the change in the signal is slower than the propagation delay of the wire