Jean-Francois Genat LPNHE Universite Pierre et Marie Curie CNRS/IN2P3

Slides:



Advertisements
Similar presentations
Electronics for large LAr TPC’s F. Pietropaolo (ICARUS Collaboration) CRYODET Workshop LNGS, March 2006.
Advertisements

E. Atkin, E. Malankin, V. Shumikhin NRNU MEPhI, Moscow 1.
SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
March, 11, 2006 LCWS06, Bangalore, India Very Forward Calorimeters readout and machine interface Wojciech Wierba Institute of Nuclear Physics Polish Academy.
Hervé Lebbolo, François Rossel, Aurore Savoy-Navarro LPNHE-Universités de Paris 6&7 TOPICS: Main parameters of the Si-Envelope Front-End Issues: Long shaping.
R Frey 9/15/20031 Si/W ECal Update Outline Progress on silicon and tungsten Progress on readout electronics EGS4 v Geant4 Ray Frey M. Breidenbach, D. Freytag,
Large Area, High Speed Photo-detectors Readout Jean-Francois Genat + On behalf and with the help of Herve Grabas +, Samuel Meehan +, Eric Oberla +, Fukun.
SiLC Front-End Electronics LPNHE Paris March 15 th 2004.
L.Royer– Calice DESY – July 2010 Laurent ROYER, Samuel MANEN, Pascal GAY LPC Clermont-Ferrand R&D LPC Clermont-Fd dedicated to the.
L.Royer– TWEPP – 22 Sept Laurent ROYER, Samuel MANEN, Pascal GAY LPC Clermont-Ferrand Signal processing for High Granularity Calorimeter: Amplification,
SPHENIX GEM Tracker R&D at BNL Craig Woody BNL sPHENIX Design Study Meeting September 7, 2011.
Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.
Readout ASIC for SiPM detector of the CTA new generation camera (ALPS) N.Fouque, R. Hermel, F. Mehrez, Sylvie Rosier-Lees LAPP (Laboratoire d’Annecy le.
L.ROYER – TWEPP Oxford – Sept The chip Signal processing for High Granularity Calorimeter (Si-W ILC) L.Royer, J.Bonnard, S.Manen, X.Soumpholphakdy.
Development of the Readout ASIC for Muon Chambers E. Atkin, I. Bulbalkov, A. Voronin, V. Ivanov, P. Ivanov, E. Malankin, D. Normanov, V. Samsonov, V. Shumikhin,
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
Front-end Electronics for Silicon Trackers readout Deep Sub-Micron Technology The case of Silicon strips at the ILC Jean-Francois Genat and S. Fougeron,
L.Royer– Calice LLR – Feb Laurent Royer, J. Bonnard, S. Manen, P. Gay LPC Clermont-Ferrand R&D pole MicRhAu dedicated to High.
EUDET ANNUAL MEETING OCT 6th-8th 2008, NIKHEF A 130nm CMOS Digitizer Chip for Silicon Strips readout at the ILC on behalf of W. Da Silva 1, J. David 1,
SPIROC update Felix Sefkow Most slides from Ludovic Raux HCAL main meeting April 18, 2007.
LC Power Distribution & Pulsing Workshop, May 2011 Super-ALTRO Demonstrator Test Results LC Power Distribution & Pulsing Workshop, May nd November.
Fermilab Silicon Strip Readout Chip for BTEV
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
Eleuterio SpiritiILC Vertex Workshop, April On pixel sparsification architecture in 130nm STM technology ILC Vertex Workshop April 2008 Villa.
1 19 th January 2009 M. Mager - L. Musa Charge Readout Chip Development & System Level Considerations.
Front-End electronics for Future Linear Collider calorimeters C. de La Taille IN2P3/LAL Orsay On behalf of the CALICE collaboration
Aurore Savoy-Navarro 1), Albert Comerma 2), E. Deumens 3), Thanh Hung Pham 1), Rachid Sefri 1) 1) LPNHE-Université Pierre et Marie Curie/IN2P3-CNRS, Fr.
VMM Update Front End ASIC for the ATLAS Muon Upgrade V. Polychronakos BNL RD51 - V. Polychronakos, BNL10/15/131.
CBM 12 th Meeting, October 14-18, 2008, Dubna Present status of the first version of NIHAM TRD-FEE analogic CHIP Vasile Catanescu and Mihai Petrovici NIHAM.
PArISROC Photomultiplier Array Integrated in Sige Read Out Chip Selma Conforti Frédéric Dulucq Christophe de La Taille Gisèle Martin-Chassard Wei
Overview of TPC Front-end electronics I.Konorov Outline:  TPC prototype development  Readout scheme of the final TPC detector and further developments.
1 Progress report on the LPSC-Grenoble contribution in micro- electronics (ADC + DAC) J-Y. Hostachy, J. Bouvier, D. Dzahini, L. Galin-Martel, E. Lagorio,
Analog Front End For outer Layers of SVT (L.4 & L.5) Team:Luca BombelliPost Doc. Bayan NasriPh.D. Student Paolo TrigilioMaster student Carlo FioriniProfessor.
Deep submicron readout chip development on behalf of D. Fougeron, 1 R. Hermel 1, H. Lebbolo 2, R. Sefri, 2 1 LAPP Annecy, 2 LPNHE Paris SiD phone meeting.
Front end electronics for the Tile HCAL prototype Felix Sefkow DESY CALICE Collaboration ECFA workshop Durham September 1, 2004.
SKIROC status Calice meeting – Kobe – 10/05/2007.
Silicon Tracker Data Acquisition and Electronics for the Linear Collider Jean-Francois Genat LPNHE Universite Pierre et Marie Curie CNRS/IN2P3 On behalf.
The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I Pavia, Italy.
A 130nm CMOS Evaluation Digitizer Chip for Silicon Strips readout at the ILC on behalf of J. David 2, M. Dhellot 2, D. Fougeron, 1 R. Hermel 1, J-F. Huppert.
STATUS OF SPIROC measurement
M. Manghisoni, L. Ratti Università degli Studi di Pavia INFN Pavia
Valerio Re Università di Bergamo and INFN, Pavia, Italy
DCH FEE STATUS Level 1 Triggered Data Flow FEE Implementation &
FEE for TPC MPD__NICA JINR
Journées VLSI-FPGA-PCB Juin 2010 Xiaochao Fang
V. Tocut, LAL/IN2P3 Orsay H. Lebbolo LPNHE/IN2P3 Paris
A General Purpose Charge Readout Chip for TPC Applications
Electronics of the Silicon Envelope
ASIC PMm2 Pierre BARRILLON, Sylvie BLIN, Selma CONFORTI,
INFN Pavia and University of Bergamo
High speed pipelined ADC + Multiplexer for CALICE
Application of VATAGP7 ASICs in the Silicon detectors for the central tracker (forward part) S. Khabarov, A. Makankin, N. Zamiatin, ,
R&D activity dedicated to the VFE of the Si-W Ecal
L. Ratti, M. Manghisoni Università degli Studi di Pavia INFN Pavia
Power pulsing of AFTER in magnetic field
TDC at OMEGA I will talk about SPACIROC asic
CALICE COLLABORATION LPC Clermont LAL Orsay Samuel MANEN Julien FLEURY
A Low Power Readout ASIC for Time Projection Chambers in 65nm CMOS
A Fast Binary Front - End using a Novel Current-Mode Technique
Status of n-XYTER read-out chain at GSI
02 / 02 / HGCAL - Calice Workshop
SVT detector electronics
ECAL Electronics Status
PID electronics for FDIRC (Focusing Detector of Internally Reflected Cherenkov light) and FTOF (Forward Time of Flight) Christophe Beigbeder and Dominique.
BESIII EMC electronics
SKIROC status Calice meeting – Kobe – 10/05/2007.
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
Signal processing for High Granularity Calorimeter
The CMS Tracking Readout and Front End Driver Testing
Presented by T. Suomijärvi
Presentation transcript:

Silicon Tracker Data Acquisition and Electronics for the Linear Collider Jean-Francois Genat LPNHE Universite Pierre et Marie Curie CNRS/IN2P3 On behalf of: Philippe Bailly, Jean-Francois Genat, Herve Lebbolo,Olivier le Dortz and Aurore Savoy Navarro ECFA Linear Collider Workshop, Durham UK, Sept. 3d 2004

Output signals: very preliminary exercise Exercise performed with 3 external layers of a Silicon tracker: Multiplex as much as possible the output signals from the detector At the digitization stage: highly multiplexed A/D scheme

The readout of the Si-tracker - Detector occupancy: Outer central region: Preliminary studies: < 1 % Inner central and forward regions: Preliminary studies: < 10%  Work in progress with Geant - Double & Multiple hit rates: Ambiguities to be estimated: tiling vs long strips - Sparsification/pedestal substraction:  On the detector FE - Pulse height needed: Cluster centroid to improve position resolution to 7–8µm  A 10 bit A/D under construction - Timing information Included in the FE design. The principle & possible performances are being studied  Paris test bench - Digital processing for cluster algorithm and fast-track processing algorithm.  Under study while designing FE - Power dissipation studies: Present results do not anticipate a major pb  passive (or light) cooling might be achievable.  FE Power cycling Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Context All Silicon Tracker envelope: a few 100m2, a few 106 strips Asynchronous events: ~ 1 ms Data taking/pre-processing ~ 200 ms Occupancy: < a few % Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Low noise preamplifiers Long shaping time Time measurement Goals: Low noise preamplifiers Long shaping time Time measurement Very low power dissipation Shared ADC/TDC Digitization @ sparsification Power cycling Compact and transparent Choice of DSμE

Amplification + long shaping + Front-end processing S&H: digitization Amplification + long shaping + storage + time tagging (To Trigger) Calibration Control Charge: PA shaper, S&H, Disc ADC Ch # Storage Compaction Time: Disc, Digital delay Time, Charge Counter Readout (From Trigger) Charge 1-45 MIP, S/N~40, Time 1ns Technology: Deep Sub-Micron CMOS UMC 0.18 mm Faster and less 1/f noisy alternative: Silicon-Germanium Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Analog N.B: The time measurement will not be included in the first FE design. It will be first experienced on the Lab test bench. CR-RC Shaper (3-5 us) Sample and Hold Input Charge Hold Charge Preamp Cf = 400 fF Discriminators High threshold Digital delay Time Low threshold Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Deep Sub-Micron CMOS 0.18 mm technology Preamp - Shaper - 1-45 MIP - Gain 8 mV/MIP - 195 mW/ch If 100 MIPS needed, just twice preamp power Timing Two-threshold discriminator 60 mW ADC - 4 ms conversion time - 10 bits (500 MHz internal clock) - 40 mW/ch Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Performance - Preamp + Shaper - Noise: - Preamp + Shaper @ 5 ms shaping time, 50 pF detector (no leak, no bias resistor): simulated 690 e- ENC S/N ~ 40 Gain 8mV/MIP - Power: - Preamp + Shaper + timing Preamp: 85 mW Shaper: 110 mW Timing: 60 mV - Shared ADC/TDC ADC: 40 mW Total: 295 mW/channel Power Switching: If Preamp –Shaper +ADC are running during collisions only: e.g. 1/100 duty cycle and 2 106 channels, then: Total: 295 10-6 x 2 106 x 1.3 10-2 = 7.7 Watts only ! Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Preamp Linearity 10-3 Linearity better than ± 5‰ Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Shaper response Shaper response Gain: 8mV/MIP over 45 MIP 5 MIP/step Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Noise If 1/f noise shows up at 5 ms shaping, consider Silicon-Germanium technology Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

ADC Comparator: Time Walk simulations 10-4 Linearity better than ± 5‰0 Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Digital - TDC counter - ADC coding - Memory - Zero suppression and lossless data compression - Calibration management Tools: Virtual Silicon Library for UMC 0.18 mm - I/O pads - VHDL/Verilog - Synthesizer interface (Ambit) Cadence Silicon Ensemble for digital layout - Merge manually analog and digital cells Help from Erwin Deumens at IMEC (Leuven) Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Layout 16 analog charge channels: - 60 mm pitch, - I/O pad, preamp, shaper, sample & hold, comparator - Full prototype chip including digital fits in 2.2 mm2 1mm 0.75mm Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Silicon UMC 0.18 mm Europractice (Leuven) Standard 5 x 5 mm2 or 2.2 x 2.2 mm2 (share is possible) One full analog channel (including I/O) pad is 60 x750mm2 = .045 mm2 only Full 128 channels chip may fit in less than 25 mm2 (SVX4 in TSMC 0.25 is ~60 mm2 for 128 channels including analog pipe-lines, ADC, I/O) - Submission at Europractice: next UMC run mid October Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004

Emerging new VLSI technologies: - Silicon Deep Sub Micron CMOS Conclusion Emerging new VLSI technologies: - Silicon Deep Sub Micron CMOS - Silicon-Germanium alternative (incorporate DSM CMOS) allow to implement a highly integrated front end for SiLC that does not degrade the detector resolution, both in time and amplitude within an affordable power and material budget and implement system integration such as data compaction, cluster centroid, fast tracking algorithms Jean-Francois Genat, ECFA Linear Collider Workshop, Durham, September 3d 2004