Design of the 64-channel ASIC: status

Slides:



Advertisements
Similar presentations
CHL -2 Level 1 Trigger System Fully Pipelined Custom ElectronicsDigitization Drift Chamber Pre-amp The GlueX experiment will utilize fully pipelined front.
Advertisements

Front-end electronics for Time Projection Chamber I.Konorov Outlook:  TPC requirements  TPC readout options  Options for TPC FE chips  Prototype TPC.
Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.
Data is sent to PC. Development of Front-End Electronics for time projection chamber (TPC) Introduction Our purpose is development of front-end electronics.
Saverio Minutoli INFN Genova 1 1 T1 Electronic status Electronics Cards involved: Anode Front End Card Cathode Front End Card Read-Out Control card VFAT.
Development of front-end electronics for Silicon Photo-Multipliers F. Corsi, A. Dragone, M. Foresta, C. Marzocca, G. Matarrese, A. Perrotta INFN DASiPM.
HBD FEM Overall block diagram Individual building blocks Outlook ¼ detector build.
Progress on STS CSA chip development E. Atkin Department of Electronics, MEPhI A.Voronin SINP, MSU.
Development of an ASIC for reading out CCDS at the vertex detector of the International Linear Collider Presenter: Peter Murray ASIC Design Group Science.
Valerio Re, Massimo Manghisoni Università di Bergamo and INFN, Pavia, Italy Jim Hoff, Abderrezak Mekkaoui, Raymond Yarema Fermi National Accelerator Laboratory.
65 nm CMOS analog front-end for pixel detectors at the HL-LHC
JRA-1 ISRSI Consortium Meeting Perugia, INAF/IASF (BO,PA)
L.Royer– Calice LLR – Feb Laurent Royer, J. Bonnard, S. Manen, P. Gay LPC Clermont-Ferrand R&D pole MicRhAu dedicated to High.
AIDA ASIC review Davide Braga Steve Thomas ASIC Design Group 11 February 2009.
L.Royer – Calice Manchester – Sept A 12-bit cyclic ADC dedicated to the VFE electronics of Si-W Ecal Laurent ROYER, Samuel MANEN LPC Clermont-Ferrand.
TIMELINE FOR PRODUCTION 2  Need to be ready for production end next year  => submission of final mask set ~September 2015  Would like one more iteration.
BeamCal Electronics Status FCAL Collaboration Meeting LAL-Orsay, October 5 th, 2007 Gunther Haller, Dietrich Freytag, Martin Breidenbach and Angel Abusleme.
HBD/TPC Electronics Status Works done to for a)Prototype detector readout b)Understand packing density and heat loading issues c)Address the overall system.
A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group Department of.
ASIC Building Blocks for Tracker Upgrade A. Marchioro / CERN-PH-ESE October, 2009.
VLSI Floorplanning and Planar Graphs prepared and Instructed by Shmuel Wimer Eng. Faculty, Bar-Ilan University July 2015VLSI Floor Planning and Planar.
1 Quarterly Technical Report II for Pittsburgh Digital Greenhouse Kyusun Choi The Pennsylvania State University Computer Science and Engineering Department.
HBD/TPC Electronics Status Works done to for a)Prototype detector readout b)Understand packing density and heat loading issues c)Address the overall system.
1 19 th January 2009 M. Mager - L. Musa Charge Readout Chip Development & System Level Considerations.
VMM Update Front End ASIC for the ATLAS Muon Upgrade V. Polychronakos BNL RD51 - V. Polychronakos, BNL10/15/131.
Update on works with SiPMs at Pisa Matteo Morrocchi.
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
Design of the 64-channel ASIC: update DEI - Politecnico di Bari and INFN - Sezione di Bari Meeting INSIDE, December 18, 2014, Roma Outline  Proposed solution.
Low Power, High-Throughput AD Converters
Summary of IAPP scientific activities into 4 years P. Giannetti INFN of Pisa.
SKIROC status Calice meeting – Kobe – 10/05/2007.
Abstract The shape of the current pulse produced by a SiPM in response to an incident photon is sensibly affected by the characteristics of the FE used.
The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT 1 INFN Sezione di Pavia I Pavia, Italy.
Work on Muon System TDR - in progress Word -> Latex ?
M. Manghisoni, L. Ratti Università degli Studi di Pavia INFN Pavia
CLUster TIMing Electronics Part II
10-12 April 2013, INFN-LNF, Frascati, Italy
KLOE II Inner Tracker FEE
D. Breton, S. Simion February 2012
A General Purpose Charge Readout Chip for TPC Applications
14-BIT Custom ADC Board Rev. B
ASTRI camera status Giovanni LA ROSA
VMM ASIC ― Status Report - April 2013 Gianluigi De Geronimo
ASIC PMm2 Pierre BARRILLON, Sylvie BLIN, Selma CONFORTI,
Evidence for Strongly Interacting Opaque Plasma
on behalf of the AGH and UJ PANDA groups
CTA-LST meeting February 2015
HR3 status.
Analog FE circuitry simulation
- STT LAYOUT - SECTOR F SECTOR A SECTOR B SECTOR E SECTOR D SECTOR C
R&D activity dedicated to the VFE of the Si-W Ecal
Christophe Beigbeder PID meeting
L. Ratti, M. Manghisoni Università degli Studi di Pavia INFN Pavia
T1 Electronic status Conclusions Electronics Cards:
WP microelectronics and interconnections
VMM Update Front End ASIC for the ATLAS Muon Upgrade
SuperB SVT Definition of sensor design and z-side connection scheme
Electronics for the E-CAL physics prototype
A Low Power Readout ASIC for Time Projection Chambers in 65nm CMOS
Christophe Beigbeder/ ETD PID meeting
EUDET – LPC- Clermont VFE Electronics
Status of n-XYTER read-out chain at GSI
Alberto A. Colavita, INFN, TS
ECAL Electronics Status
SKIROC status Calice meeting – Kobe – 10/05/2007.
Stéphane Callier, Dominique Cuisy, Julien Fleury
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
ASPID (Application of Silicon Photomultipliers to Imaging Detectors)
AIDA KICK OFF MEETING WP9
Status of SOI Pixel Mar. 18, PXD Mtg. Yasuo Arai (KEK)
Presentation transcript:

Design of the 64-channel ASIC: status DEI - Politecnico di Bari and INFN - Sezione di Bari Outline Status of the design (basically layout developments) Floorplan & packaging Schedule and submission i just would like to present you the work that has been done in Bari, aimed to the develompment of integrated front-end electronics suitable for Silicon Photomultiplier detectors. The entire activity has been carried out whitin the framework of a project called DASIPM2, financed by the italian National Institute of Nuclear Phisics (INFN) Meeting INSIDE, June 9, 2015, Pisa

Design of the layout: status ISSUES Manpower shortage (first three months of 2015) Currently, only one skilled designer involved in the development of the layout 40k€ available budget for prototyping, roughly corresponding to 50mm2 of silicon area (cost of the technology: 580€/mm2) Floorplan constraints to be considered for fitting as many as 64 channels along with ADCs (both 8bit and 10bit on chip), digital macro and bias blocks. Backward resizing of the single channel design necessary for fitting into the available area and floorplan. Meeting INSIDE, June 9, 2015, Pisa

Design of the layout: floorplan of the 64-channels ASIC Initially, we were thinking to an arrangement based on all the 64 channels placed on one side of the chip, but the resulting aspect ratio of the ASIC was not suitable In order to keep the aspect ratio close to unity, without wasting silicon area, and to preserve symmetry, the 64-channels have been grouped in two banks of 32 channels, placed side by side. The preliminary estimation of the single channel area was roughly 580x580 μm2 Considering the total area available (a little more than 50mm2), with a 200μm pitch for the abutted channels, 6.4mm in the vertical direction are covered and no more than 8mm room is left in the horizontal direction The last version of the layout of the single channel has dimensions 1700x200 μm2.  8mm 32-channels single channel 32-channels  6.4mm Meeting INSIDE, June 9, 2015, Pisa

Design of the layout: choice of the package A 28x28 mm2 QFP 120LD package has been chosen. With 30 pins per side, the four corner channels pads are bonded each to the corresponding four edge leads of upper and lower horizontal lines of the frame. upper line edge lead lower line edge lead Meeting INSIDE, June 9, 2015, Pisa

Design of the layout: the single channel 1/2 The main blocks of the single channel are shaped in order to meet the target x-y dimensions of the “finger”. The single channel is built to accept both SiPM polarity on setting a dedicated digital signal high or low. P channel P timing comp charge comp Channel Currents N channel N timing comp Meeting INSIDE, June 9, 2015, Pisa

Design of the layout: the single channel 2/2 The integrator-shaper and the Dual Peak Detector are the remaining blocks Design of the layout: the single channel 2/2 P timing comp P channel N channel N timing comp Channel Currents Dual PD Integrator-shaper Charge comp (Charge signal amplitude Comparator) Channel currents (Current references for channel blocks) P channel (p type input stage) N channel (n type input stage) P timing comp (p Event trigger Comparator) N timing comp (n Event trigger Comparator) Buffers Single channel top hierarchy Meeting INSIDE, June 9, 2015, Pisa

Design of the layout: 10b ADC Also the layout of the 10bit ADC has been rearranged to fit the floorplan. It has to be routed on top and post-layout simulated, in order to accommodate for clock issues coming from merging operations of the 8bit ADC and the pipeline of two 1.5bit ADC stages. 10b ADC top hierarchy Meeting INSIDE, June 9, 2015, Pisa

Design of the layout: TOP layout of the 64-channels chip ASIC top hierarchy Meeting INSIDE, June 9, 2015, Pisa

Schedule and submission All the layouts of the analog blocks have been designed in their final version To be done: - Generation of the final layout of the digital part Generation of the pad ring Top routing, verification and analog top simulation Realistic estimation: one month and a half of work needed to finish Next available MPW run deadline: July 27th GDS database expected to be submitted on that date This is the outline of the presentation. Fist of all, we needed an accurat model of the detector in order to perform reliable simulations at circuit level. So, the classical model of the SiPM has been modified by adding some relevant features which gives remarkable contributions to the electrical behaviour of the detector itself and, moreover we set up a suitable extraction procedure to evaluate the paramenters involved in the model. After that, different front-end circuit solutions have been compared to find out the most suitable one, considering the SiPM characteristics. Some prototypes of the very first front-end have been realized and some results fromt their characterization will be shown. The very first version of the f.e. has been equipped with more building blocks and a first version of the complete analog channel has been designed, realized and characterized. Also in this case some measurements results wil be provided. Next, the design of an 8 channel test chip has been carried out, togheter with the architecture of the digital read-out section. The chip has been submitted to a MPW for fabrication at the end of July and we expect the delivery of the prototypes by the first part of October. Eventually some possible future work will be described Meeting INSIDE, June 9, 2015, Pisa