MMIC Design in 0.13µm SiGe BiCMOS Process by Hans Schou and Magnus Pallesen.

Slides:



Advertisements
Similar presentations
MULTISTAGE AMPLIFIERS
Advertisements

High efficiency Power amplifier design for mm-Wave
Design of a Low-Noise 24 GHz Receiver Using MMICs Eric Tollefson, Rose-Hulman Institute of Technology Advisor: Dr. L. Wilson Pearson.
CSICS 2013 Monterey, California A DC-100 GHz Bandwidth and 20.5 dB Gain Limiting Amplifier in 0.25μm InP DHBT Technology Saeid Daneshgar, Prof. Mark Rodwell.
Hardware Design of a 1 GHz Amplifier and Initial Comparison with SimRF Application Note K. Wang, R. Ludwig, S. Bitar, S. Makarov Aug 21, 2011.
Cascode Stage. OUTLINE Review of BJT Amplifiers Cascode Stage Reading: Chapter 9.1.
7.2 The Basic Gain Cell 7.3 The Cascode Amplifier
Page 1EE 461 – Digital System Design Spring 2010 EELE 461/561 – Digital System Design ADS MoMentum.
Common-Base vs. Common-Emitter
Department of EECS University of California, Berkeley EECS 105 Fall 2003, Lecture 23 Lecture 23: Multistage Amps-Cascades and Cascodes Prof. Niknejad.
Department of EECS University of California, Berkeley EECS 105 Fall 2003, Lecture 22 Lecture 22: Multistage Amps Prof. Niknejad.
Low Power RF/Analog Amplifier Design Tong Zhang Auburn University Tong Zhang Auburn University.
An Integrated Solution for Suppressing WLAN Signals in UWB Receivers LI BO.
60-GHz PA and LNA in 90-nm RF-CMOS
学术报告 A Low Noise Amplifier For 5.2GHz Application Using 0.18um CMOS 蔡天昊
1 Wideband LNA for a Multistandard Wireless Receiver in 0.18μm CMOS 指導教授 : 林志明 學生 : 黃世一
Microwave Amplifier Design
Calorimeter upgrade meeting – CERN – October 5 th 2010 Analog FE ASIC: first prototype Upgrade of the front end electronics of the LHCb calorimeter E.
Comparison of Amplifier Configurations
Chihou Lee, Terry Yao, Alain Mangan, Kenneth Yau, Miles Copeland*, Sorin Voinigescu University of Toronto - Edward S. Rogers, Sr. Dept. of Electrical &
Microwave Amplifier Design Blog by Ben (Uram) Han and Nemuel Magno Group 14 ENEL 434 – Electronics 2 Assignment
A 77-79GHz Doppler Radar Transceiver in Silicon
Phase-Locked Loop Design S emiconducto r S imulation L aboratory Phase-locked loops: Building blocks in receivers and other communication electronics Main.
Design of LNA at 2.4 GHz Using 0.25 µm Technology
Study of 60GHz Wireless Network & Circuit Ahn Yong-joon.
Reconfigurable Ultra Low Power LNA for 2.4GHz Wireless Sensor Networks TarisT., Mabrouki A., Kraïmia H., Deval Y., Begueret J-B. Bordeaux, France.
An Ultra-Wide-Band GHz LNA in 0.18µm CMOS technology RF Communication Systems-on-chip Spring 2007.
If V in is 1.6 V, what is V out for the emitter follower stage below? R E = 1 kΩ, R C = 3 kΩ, h FE = 200 A)1 V B)0 V C)14 V D)0.6 V E) 3 V.
NTU GIEE NanoSiOE 1 Strain-enhanced Device and Circuit for Optical Communication System 指導教授:劉致為 博士 學生:余名薪 台灣大學電子工程學研究所.
1 A CMOS 5-GHz Micro-Power LNA 指導教授 : 林志明 教授 學生 : 黃世一 Hsieh-Hung Hsieh and Liang-Hung Lu Department of Electrical Engineering and Graduate Institute of.
A High-Gain, Low-Noise, +6dBm PA in 90nm CMOS for 60-GHz Radio
A GHz Fourth-Harmonic Voltage-Controlled Oscillator in 130nm SiGe BiCMOS Technology Yang Lin and David E. Kotecki Electrical and Computer Engineering.
Phan Tuan Anh Dec Reconfigurable Multiband Multimode LNA for LTE/GSM, WiMAX, and IEEE a/b/g/n 17 th IEEE ICECS 2010, Athens, Greece.
SiGe Meeting, Geneva 1 Fast Silicon Sensors. SiGe Meeting, Geneva Fast sensors 2 N-well P-substrate Time.
A NEW METHOD TO STABILIZE HIGH FREQUENCY HIGH GAIN CMOS LNA RF Communications Systems-on-chip Primavera 2007 Pierpaolo Passarelli.
RFIC – Atlanta June 15-17, 2008 RTU1A-5 A 25 GHz 3.3 dB NF Low Noise Amplifier based upon Slow Wave Transmission Lines and the 0.18 μm CMOS Technology.
MMIC design activities at ASIAA Chau-Ching Chiong, Ping-Chen Huang, Yuh-Jing Huang, Ming-Tang Chen (ASIAA), Ho-Yeh Chang (NCUEE), Ping-Cheng Huang, Che-Chung.
A 30 GS/s 4-Bit Binary Weighted DAC in SiGe BiCMOS Technology
RFIC – Atlanta June 15-17, 2008 RMO1C-3 An ultra low power LNA with 15dB gain and 4.4db NF in 90nm CMOS process for 60 GHz phase array radio Emanuel Cohen.
Jinna Yan Nanyang Technological University Singapore
Amplifiers Amplifier Parameters Gain = Po/Pi in dB = 10 log (Po/Pi)
Introduction LNA Design figure of merits: operating power consumption, power gain, supply voltage level, noise figure, stability (Kf & B1f), linearity.
BJT Amplifier. BJT Amplifiers: Overview Voltage Amplifier In an ideal voltage amplifier, the input impedance is infinite and the output impedance is.
Final Design Review of a 1 GHz LNA / Down-Converter Charles Baylis University of South Florida April 22, 2005.
© Sean Nicolson, BCTM 2006 © Sean Nicolson, 2007 A 2.5V, 77-GHz, Automotive Radar Chipset Sean T. Nicolson 1, Keith A. Tang 1, Kenneth H.K. Yau 1, Pascal.
3-Stage Low Noise Amplifier Design at 12Ghz
Ultra-low Power Components
Communication 40 GHz Anurag Nigam.
UNIT- V Small Signal Low Frequency Transistor Amplifier Models:
B.Sc. Thesis by Çağrı Gürleyük
MULTISTAGE AMPLIFIERS
Lets Design an LNA! Anurag Nigam.
Anurag Nigam Senior Designer, NatTel Microsystems Pvt. Ltd.
Upgrade of the front end electronics of the LHCb calorimeter
Variable Gain CMOS LNA MOREIRA E SILVA, Paulo Marcio, DE SOUSA, Fernando Rangel Introduction Simulation.
Lecture 13 High-Gain Differential Amplifier Design
High-linearity W-band Amplifiers in 130 nm InP HBT Technology
A 3.1–10.6 GHz Ultra-Wideband CMOS Low Noise Amplifier With Current-Reused Technique Microwave and Wireless Components Letters, IEEE Volume 17,  Issue.
A Low-Noise and Low-Power LNA and Mixer for 24-GHz Application
Chapter 5: BJT AC Analysis
MULTISTAGE AMPLIFIERS
5.8GHz CMOS 射頻前端接收電路 晶片設計實作 5.8GHz CMOS Front-End Circuit Design
Lecture 13 High-Gain Differential Amplifier Design
A Large Swing, 40-Gb/s SiGe BiCMOS Driver with Adjustable Pre-Emphasis for Data Transmission over 75W Coaxial Cable Ricardo A. Aroca & Sorin P. Voinigescu.
Last time Reviewed 4 devices in CMOS Transistors: main device
Band Pass Filter Design & Simulation
DS4-T1 FRONT-END TECHNOLOGIES
Introduction to Small Signal Model
High frequency signal source with characteristics suitable for THz Applications and Measurements(VNA) Department of Communication Engineering research.
CHAPTER 60 SINGLE TRANSISTOR AMPLIFIERS
Presentation transcript:

MMIC Design in 0.13µm SiGe BiCMOS Process by Hans Schou and Magnus Pallesen

IHP SG13S 0.13 µm SiGe HBT BiCMOS 1.2 V HBT with fT=250 GHz 3.3 V HBT with fT=50 GHz 1.2 V logic CMOS 3.3 V I/O CMOS

NPN Layout Configurations

SG13S Stackup

Design of a 60 GHz Low Noise Amplifier in a 0.13 µm SiGe BiCMOS Process By Magnus Pallesen

LNA Specifications

Design Methodology Determine number of stages, topology and bias. Design as single stages with ideal components. Cascade single stages to multistage amplifier. Replace inductors with T-lines.

Topology Preferably both Common Emitter and Cascode Matching problems with Cascode due to high output impedance. CE best alternative.

Bias Trade-off between power consumption, gain and noise

Multistage design VBB=850 mV Optimized for Low noise VBB=850 mV Medium gain Medium nosie VBB=880 mV Optimized for high gain CE Trade-off between power consumption, noise, bandwidth and gain

Simulated Performance

Post Layout Schematic

Layout 320µm 411µm

Simulated Performance

Design of a 60 GHz Power Amplifier in 0.13 µm SiGe BiCMOS By Hans Schou

Power Amplifier Design Goals

Class AB operation at VBB=0.85

Output Stage Port Parameters High reverse transmission, S12

Three Stage Amplifier Three common emitters Tuned for maximum output power

Simulated Performance

Schematic

Simulated Performance

Questions?