Trigger for MEG2: status and plans Donato Nicolo` Pisa (on behalf of the Trigger Group) Lepton Flavor Physics with Most Intense DC Muon Beam Fukuoka, 22.

Slides:



Advertisements
Similar presentations
XFEL 2D Pixel Clock and Control System Train Builder Meeting, DESY 4 December 2008 Martin Postranecky Matt Warren, Matthew Wing.
Advertisements

Sumitha Ajith Saicharan Bandarupalli Mahesh Borgaonkar.
JLab High Resolution TDC Hall D Electronics Review (7/03) - Ed Jastrzembski.
Uli Schäfer JEM Status and Test Results Hardware status JEM0 Hardware status JEM1 RAL test results.
Sector Processor – to – Muon Sorter tests M.Matveev Rice University January 8, 2004.
ESODAC Study for a new ESO Detector Array Controller.
Spartan II Features  Plentiful logic and memory resources –15K to 200K system gates (up to 5,292 logic cells) –Up to 57 Kb block RAM storage  Flexible.
Level-1 Topology Processor for Phase 0/1 - Hardware Studies and Plans - Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
Serial Communication Buses: I 2 C and SPI By Brody Dunn.
Alice EMCAL Meeting, July 2nd EMCAL global trigger status: STU design progress Olivier BOURRION LPSC, Grenoble.
The Spartan 3e FPGA. CS/EE 3710 The Spartan 3e FPGA  What’s inside the chip? How does it implement random logic? What other features can you use?  What.
Detector Array Controller Based on First Light First Light PICNIC Array Mux PICNIC Array Mux Image of ESO Messenger Front Page M.Meyer June 05 NGC High.
Configuration. Mirjana Stojanovic Process of loading bitstream of a design into the configuration memory. Bitstream is the transmission.
Uli Schäfer 1 FPGAs for high performance – high density applications Intro Requirements of future trigger systems Features of recent FPGA families 9U *
1 Design of the Front End Readout Board for TORCH Detector 10, June 2010.
Computer Architecture Lecture 08 Fasih ur Rehman.
U niversity of S cience and T echnology of C hina Design for Distributed Scheme of WCDA Readout Electronics CAO Zhe University of Science and Technology.
Status and planning of the CMX Philippe Laurens for the MSU group Level-1 Calorimeter Trigger General Meeting, CERN May 24, 2012.
Trigger Supervisor (TS) J. William Gu Data Acquisition Group 1.TS position in the system 2.First prototype TS 3.TS functions 4.TS test status.
The GANDALF Multi-Channel Time-to-Digital Converter (TDC)  GANDALF module  TDC concepts  TDC implementation in the FPGA  measurements.
P. Jansweijer Nikhef Amsterdam Electronics- Technology October 15, 20091VLVnT-09 Athens Measuring propagation delay over a coded serial communication channel.
Prototype of the Global Trigger Processor GlueX Collaboration 22 May 2012 Scott Kaneta Fast Electronics Group.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
1 Keyboard Controller Design By Tamas Kasza Digital System Design 2 (ECE 5572) Summer 2003 A Project Proposal for.
U N C L A S S I F I E D FVTX Detector Readout Concept S. Butsyk For LANL P-25 group.
Status of Global Trigger Global Muon Trigger Sept 2001 Vienna CMS-group presented by A.Taurok.
11th March 2008AIDA FEE Report1 AIDA Front end electronics Report February 2008.
CSC EMU Muon Sorter (MS) Status Plans M.Matveev Rice University August 27, 2004.
CPT Week, April 2001Darin Acosta1 Status of the Next Generation CSC Track-Finder D.Acosta University of Florida.
Wilco Vink 1 Outline Optical station Vertex processor board Output board Latency.
CMX status Yuri Ermoline for the MSU group Mini-TDAQ week, CERN, 9-11 July 2012,
CSC Endcap Muon Port Card and Muon Sorter Status Mikhail Matveev Rice University.
Status and planning of the CMX Wojtek Fedorko for the MSU group TDAQ Week, CERN April , 2012.
CascadedBCDCntr&Display Aim : Capture, simulate and implement a 2-digit, loadable BCD up/down counter, with chip enable I/P (CE) and chip enable O/P (CEO).
AMB HW LOW LEVEL SIMULATION VS HW OUTPUT G. Volpi, INFN Pisa.
PSI - 11 Feb The Trigger System of the MEG Experiment Marco Grassi INFN - Pisa On behalf of D. Nicolò F. Morsani S. Galeotti.
Tests of the Fully Loaded CSC Track Finder Backplane M.Matveev S.-J. Lee Rice University Alex Madorsky University of Florida 2 May 2005.
KLM Trigger Status Barrel KLM RPC Front-End Brandon Kunkler, Gerard Visser Belle II Trigger and Data Acquistion Workshop January 17, 2012.
Trigger Meeting: Greg Iles5 March The APV Emulator (APVE) Task 1. –The APV25 has a 10 event buffer in de-convolution mode. –Readout of an event =
CSC Muon Sorter M. Matveev Rice University January 7, 2003.
Agata Week – LNL 14 November 2007 LLP ATCA Carrier Status M. Bellato on behalf of the LLP Carrier Working Group.
TYPE1 BOARD Type1 boards are compliant with 6U VME standard. Each board receives 16 analog signals from experimental devices. These signals are digitized.
MEG trigger system This short presentation describes the present status of the trigger algorithms of the MEG experiment implemented on the Xilinx FPGA.
Introduction to Field Programmable Gate Arrays Lecture 1/3 CERN Accelerator School on Digital Signal Processing Sigtuna, Sweden, 31 May – 9 June 2007 Javier.
Adam Marmbrant Samuel Silverstein Stockholm University Link Test Status.
M.Matveev Rice University March 20, 2002 EMU Muon Port Card Project.
Trigger Hardware Development Modular Trigger Processing Architecture Matt Stettler, Magnus Hansen CERN Costas Foudas, Greg Iles, John Jones Imperial College.
Trigger Workshop: Greg Iles Feb Optical Global Trigger Interface Card Dual CMC card with Virtex 5 LX110T 16 bidirectional.
VC707 Evaluation Kit Xilinx Virtex-7 In_0 GTX MHz IDELAY 8B/10B Serilizer 7 0 7IDELAY 0=>K28.5 0=>K28.1 D(15:0) K(1:0) 8B/10B IDELAYCTRL LHC_Clk.
1 Timing of the calorimeter monitoring signals 1.Introduction 2.LED trigger signal timing * propagation delay of the broadcast calibration command * calibration.
KM3NeT Offshore Readout System On Chip A highly integrated system using FPGA COTS S. Anvar, H. Le Provost, F. Louis, B.Vallage – CEA Saclay IRFU – Amsterdam/NIKHEF,
THE WaveDAQ SYSTEM FOR THE MEG II UPGRADE … read out by MIDAS Stefan Ritt, Paul Scherrer Institute, Switzerland 15 July 2015MIDAS Workshop, TRIUMF Paul.
Stefan Ritt Data Acquisition for 22 Oct 2013Fukuoka MEGup MEG2 MEG’ MEGng.
Status and Plans for Xilinx Development
PRM for AM06 Daniel Magalotti Collaboration between: KIT, INFN Pisa and INFN Perugia.
CMX: Update on status and planning Yuri Ermoline, Wojciech Dan Edmunds, Philippe Laurens, Chip Michigan State University 7-Mar-2012.
IAPP - FTK workshop – Pisa march, 2013
Chapter 6 Input/Output Organization
Test Boards Design for LTDB
AMC13 T1 Rev 2 Preliminary Design Review E. Hazen Boston University
Pulsar 2b AMchip05-based Pattern Recognition Mezzanine
Topics SRAM-based FPGA fabrics: Xilinx. Altera..
Electronics for MEG-II
CSC EMU Muon Port Card (MPC)
The WaveDAQ System for the MEG II Upgrade
CoBo - Different Boundaries & Different Options of
ECAL OD Electronic Workshop 7-8/04/2005
PID meeting Mechanical implementation Electronics architecture
Trigger operation during 2007 run
CSC Muon Sorter Status Tests Plans M.Matveev August 21, 2003.
Presentation transcript:

Trigger for MEG2: status and plans Donato Nicolo` Pisa (on behalf of the Trigger Group) Lepton Flavor Physics with Most Intense DC Muon Beam Fukuoka, 22 October 2013

Outlook Current scheme Short-term objectives (by end 2013) –Hardware (FPGA) selection –Data bus transmission-reception –Latency vs serialization factor –Backplane bus definition –Start concentrator board design Long-term agenda (2014) –Board design and construction –Trigger bus protocol and algorithm implementation –Tests Trigger for MEG2:...2

Critical issues and new features Data bus handshaking –WaveDREAM  trigger concentrator Expected throughput : 60 bit x 80 Mhz ~ 5 Gb/s from each WD  Up to ~80Gb/s data load on a low-level trigger concentrator (twice larger than current Master Type2 board) with data serialization  SERDES –trigger  trigger Connections from/to different crates  synchronous CLK needed, with the possibility to use different skews 2nd level trigger –algorithms LUTs for hit lists  track segments mapping to be implemented onto associative memory chips –options Search on single board (track info to be transmitted to upper level board) Track finder operated on master concentrator CLK synchorization Backplane design and routing, master-slave protocol definition Trigger for MEG2:...3

Serialization and latencies Spartan 6 SERDES Trigger for MEG2:...4 WD side IOB guaranteed up to 1050 Mb/s  6 OSERDES on each WaveDREAM with 10:1 serialization on Spartan6 Implemented with MMCM/PLL for CLK multiplication DATA stream in DDR mode (i.e. on both edges of the forwarded CLK) trigger concentrator side ~100 ISERDES needed to collect data from 16 WDs  need to use series 7 FPGAs (where all IOB can be used as differential ISERDES ports) Need to use also a different IDE (VIVADO instead of ISE) Virtex 7 Kintex 7 Artix 7 Low cost and power consumption Resources and performances

Trigger, data transmission test Xilinx evalutation boards been purchased and delivered by the end of August –AES-S6PCIE-LX75T-G (utilizes Spartan 6 XC6SLX75T-3FGG676C) cost 352 E –EK-K7-KC705-G (Kintex 7, XC7K325T-2FFG900C) 1440 E Trigger for MEG2:...5

The test bench Trigger for MEG2:...6 RTL schematic on Kintex 7, Vivado output on 15/10/2013 OSERDES ISERDES Dual-Port RAMs PLL for transmission CLK  -processor

First checks Trigger for MEG2:...7 check master and internal clocks through connection to FMC connectors DATA & CLK output connected to input check whether memory content is the same and how input memory shifted it is wrt output

PLL check on output connector Trigger for MEG2:...8

Results on data serialization Trigger for MEG2:...9 Data given by the output of a 5 bit counter Transmission OK 4 CLK ticks latency confirmed  OK (used to be 8) to be checked with random patterns (failure rate as a function of delay)

Backplane connectivity Star connectivity for SERDES Slave Select Bus connectivity for SPI (except SS) MISC Clock Trigger Bus Serial Peripheral Interface Bus Trigger for MEG2:...10 From Stefan’s presentation in Osaka

Backplane 18 diff pairs – 12.5 Gb/s Elettronica per MEGup11 Preliminary assignment 5 times Up to 8 pairs available for each WD  concentrator connection Obtain the best trade off between latency and connectivity

Backplane route constraints Elettronica per MEGup12 Power lines Master/Slave SPI One reference CLK –must be synchronously distributed (net length spread<O(10ps))  to be routed on a dedicated plane in the circuit stack-up? Trigger bus –TRIGGER  skew < 100 ps –SYNC –BUSY –EV.NUMBER+ID CODE (serial) Data lines  skew < 500 ps (adjustable IOB delays)

TCB  TCB link Elettronica per MEGup13 Low level (~40 boards) –60 output bits from any TCB, again 10:1 serialization  6 data+1 CLK output  2 HDMI front D-type connectors Intermediate level (~10 boards) –Fan-in 4:1  8 HDMI D-type input connectors –Data output to master TCB through the backplane connector (the same as in the case of WD)  direction inverted wrt low level boards –compatibility can be guaranteed Top level (1 master board) –Located in the same crate as intermediate boards –Receives data and CLK from the backplane (the same way of low level boards)

Schedule for 2014 Trigger for MEG2: /201412/2014

Conclusions Evaluation kits for Xilinx FPGA been purchased Serial data transmission/reception successfully implemented with SERDES protocol on Kintex7 FPGA –Latency in agreement with expectations  not a concern –Massive test needed for bit-deskew optimization To be repeated on Spartan6  Kintex7 connection before final choice Preliminary backplane bus assignment done –final constraints to be decided before starting concentrator board design  before the end of the year Trigger for MEG2:...15