Presentation is loading. Please wait.

Presentation is loading. Please wait.

Fanout Clock Skew Lab Exercise

Similar presentations


Presentation on theme: "Fanout Clock Skew Lab Exercise"— Presentation transcript:

1 Fanout Clock Skew Lab Exercise
Jared Coltharp

2 Basic concept Why? Main consideration What is “good” skew?
IC output driver limitations Main consideration Output-output skew Latency What is “good” skew? Could either be absolute time or clock cycle percentage

3

4 Schematic Considerations
Components HSD Rules Each IC has 6 gates Only 15 gates needed, 3 are unused Unused inputs must be pulled up or down Which gates to use? Not needed, rise time is only 6 ns l/4 is about 8 inches Longest single trace is 6.5 in, next is 5 in No terminations, few decoupling capacitors

5

6

7 Board Considerations Traces routed without consideration for timing
Routing Placement Traces routed without consideration for timing Unfortunately, vias Plan to test at TPs and at chip pins Significant Difference ICs placed purposefully far apart Capacitors placed right next to Vcc pin Test points placed for schematic convenience

8 Ideal Trace Length and Delay (Excluding Gates)
Propagation Delay Ideal Trace Length and Delay (Excluding Gates) Path Length with TP Delay with TP Length without TP Delay without TP O1 4286.8 O2 O3 O4 O5 O6 6241 O7 O8 8551.1 There will clearly be a large difference due to propagation times, especially going from using the test points to not using the test points.

9 Outline for Lab Exercise
First, construct the board once it is fabricated Test propagation delay for each clock signal with reference to the function generator clock Pick the quickest clock signal (should be O1 or O7) and measure skew with other clock signals Measure difference between each clock signal’s test point and IC pin Determine the maximum output skew for each case Report guidelines

10 Steps to Ensure Smooth Lab Conduction
Perform the lab exercise Determine what changes could be made to the board to make conduction easier Ground pins near the ICs needed? Is timing actually visible? What effect does the propagation delay through the IC have on skew? May need to make a second revision of the board


Download ppt "Fanout Clock Skew Lab Exercise"

Similar presentations


Ads by Google