Presentation is loading. Please wait.

Presentation is loading. Please wait.

EE141 Chapter 4 The Wire March 20, 2003.

Similar presentations


Presentation on theme: "EE141 Chapter 4 The Wire March 20, 2003."— Presentation transcript:

1 EE141 Chapter 4 The Wire March 20, 2003

2 The Wire schematics physical

3 Interconnect Impact on Chip

4 Wire Models Capacitance-only All-inclusive model

5 Impact of Interconnect Parasitics
reduce reliability affect performance and power consumption Classes of parasitics Capacitive Resistive Inductive

6 Nature of Interconnect
Global Interconnect S Global = S Die S Local = S Technology Source: Intel

7 INTERCONNECT Capacitance

8 Capacitance of Wire Interconnect

9 Capacitance: The Parallel Plate Model

10 Permittivity

11 Fringing Capacitance

12 Fringing versus Parallel Plate

13 Interwire Capacitance

14 Impact of Interwire Capacitance

15 Wiring Capacitances (0.25 mm CMOS)

16 INTERCONNECT Resistance

17 Wire Resistance

18 Interconnect Resistance

19 Dealing with Resistance
Selective Technology Scaling Use Better Interconnect Materials reduce average wire-length e.g. copper, silicides More Interconnect Layers

20 Polycide Gate MOSFET Silicides: WSi TiSi , PtSi and TaSi
PolySilicon SiO 2 n + n + p Silicides: WSi 2, TiSi 2 , PtSi and TaSi Conductivity: 8-10 times better than Poly

21 Sheet Resistance

22 Modern Interconnect

23 Example: Intel 0.25 micron Process
5 metal layers Ti/Al - Cu/Ti/TiN Polysilicon dielectric

24 INTERCONNECT Inductance

25 Interconnect Modeling

26 The Lumped Model

27 The Lumped RC-Model The Elmore Delay

28 The Ellmore Delay RC Chain

29 Wire Model Assume: Wire modeled by N equal-length segments
For large values of N:

30 The Distributed RC-line

31 Step-response of RC wire as a function of time and space

32 RC-Models

33 Driving an RC-line

34 Lcrit >>  tpgate/0.38rc
Design Rules of Thumb rc delays should only be considered when tpRC >> tpgate of the driving gate Lcrit >>  tpgate/0.38rc rc delays should only be considered when the rise (fall) time at the line input is smaller than RC, the rise (fall) time of the line trise < RC when not met, the change in the signal is slower than the propagation delay of the wire


Download ppt "EE141 Chapter 4 The Wire March 20, 2003."

Similar presentations


Ads by Google