L2 Silicon Track Trigger D0 Trigger Workshop 22 April 2002 Ulrich Heintz Boston University.

Slides:



Advertisements
Similar presentations
Track Trigger Designs for Phase II Ulrich Heintz (Brown University) for U.H., M. Narain (Brown U) M. Johnson, R. Lipton (Fermilab) E. Hazen, S.X. Wu, (Boston.
Advertisements

Digital RF Stabilization System Based on MicroTCA Technology - Libera LLRF Robert Černe May 2010, RT10, Lisboa
CPT Week, Nov 2003, B. Paul Padley, Rice University1 CSC Trigger Status, MPC and Sorter B. Paul Padley Rice University November 2003.
The LAr ROD Project and Online Activities Arno Straessner and Alain, Daniel, Annie, Manuel, Imma, Eric, Jean-Pierre,... Journée de réflexion du DPNC Centre.
The Silicon Track Trigger (STT) at DØ Beauty 2005 in Assisi, June 2005 Sascha Caron for the DØ collaboration Tag beauty fast …
8th Workshop on Electronics for LHC Experiment, Colmar, France, 10 Sep R.Ichimiya, ATLAS Japan 1 Sector Logic Implementation for the ATLAS Endcap.
CMS Week Sept 2002 HCAL Data Concentrator Status Report for RUWG and Calibration WG Eric Hazen, Jim Rohlf, Shouxiang Wu Boston University.
L2 Silicon Track Trigger All D0 Meeting 11 January 2002 Ulrich Heintz Boston University.
DSP online algorithms for the ATLAS TileCal Read Out Drivers Cristobal Cuenca Almenar IFIC (University of Valencia-CSIC)
1 DØ trigger system 3 levels L1 deadtimeless L1 deadtimeless L2 100  s L2 100  s L3 farm, 50 Hz L3 farm, 50 Hz Brown involvement L2 STT L2 STT L1CTT.
Presentation to DØ STT Stony Brook by Reginald J. Perry, Ph.D. Professor and Chairman Department of Electrical and Computer Engineering (ECE)
G. Steinbrück 7-November The DØ Silicon Track Trigger Georg Steinbrück Columbia University, New York On behalf of the DØ collaboration Vertex 2002.
HCAL FIT 2002 HCAL Data Concentrator Status Report Gueorgui Antchev, Eric Hazen, Jim Rohlf, Shouxiang Wu Boston University.
Michigan State University 7/12/ The Standard L2 Crate James T. Linnemann Michigan State University FNAL L2 Workshop December 19, 1997.
ZPD Overview Stephen Bailey Harvard University ZPD Conceptual Design Review 11 September 2001.
The Track-Finding Processor for the Level-1 Trigger of the CMS Endcap Muon System D.Acosta, A.Madorsky, B.Scurlock, S.M.Wang University of Florida A.Atamanchuk,
Trigger Supervisor (TS) J. William Gu Data Acquisition Group 1.TS position in the system 2.First prototype TS 3.TS functions 4.TS test status.
U N C L A S S I F I E D FVTX Detector Readout Concept S. Butsyk For LANL P-25 group.
PHENIX upgrade DAQ Status/ HBD FEM experience (so far) The thoughts on the PHENIX DAQ upgrade –Slow download HBD test experience so far –GTM –FEM readout.
VHDL design and FPLD implementation for Silicon Track Card Presentation by Shweta Lolage In partial fulfillment of the requirements for the degree of Masters.
Online Calibration of the D0 Vertex Detector Initialization Procedure and Database Usage Harald Fox D0 Experiment Northwestern University.
Technical Part Laura Sartori. - System Overview - Hardware Configuration : description of the main tasks - L2 Decision CPU: algorithm timing analysis.
Status of Global Trigger Global Muon Trigger Sept 2001 Vienna CMS-group presented by A.Taurok.
Commissioning Experience and Status Burkard Reisert (FNAL) L2 installation readiness review:
CSC EMU Muon Sorter (MS) Status Plans M.Matveev Rice University August 27, 2004.
CSC Endcap Muon Port Card and Muon Sorter Upgrade Status May 2013.
CPT Week, April 2001Darin Acosta1 Status of the Next Generation CSC Track-Finder D.Acosta University of Florida.
E. Hazen – FNAL – 5 Apr 2004 L1CTT DFEA Motherboard / Daughterboard Design, Cost, Schedule 4.
The CDF Online Silicon Vertex Tracker I. Fiori INFN & University of Padova 7th International Conference on Advanced Technologies and Particle Physics Villa.
FNAL STT Meeting  H.Evans 8/9/99 Communication & Control H.EvansColumbia U. Overview of FRC Functions:  Road Info STCs,TFCs –Device Independent Data.
The DØ Silicon Track Trigger Bill Lee Florida State University 27 October 2003  Introduction + Motivation  Design  Status
Sep. 10, 2004Hobbs1 STT Fitting and Luminosity Fitting hardware description Current situation –Processing time –Instantaneous Lumi Dependence Possible.
G. Steinbrück 11-October The DØ Silicon Track Trigger Georg Steinbrück Columbia University, New York Collaboration Meeting 10/11/2002  Introduction.
The Online Central Tracker of D0
STT simulations (Horst Wahl, 25 February 2000) l trigger simulation  (Silvia Tentindo-Repond, Sailesh Chopra, John Hobbs with help from Brian Connolly,
1 07/10/07 Forward Vertex Detector Technical Design – Electronics DAQ Readout electronics split into two parts – Near the detector (ROC) – Compresses and.
System-On-a-Programmable-Chip (SOPC) Implementation of the Silicon Track Card (STC) Thesis Defense By Arvindh-kumar Lalam Department of Electrical and.
FNAL PMG Feb 5, DØ RunIIb Trigger Upgrade WBS 1.2 Paul Padley, Rice University for the DØ Trigger Upgrade Group.
Silicon Track Trigger Status report 7 Oct (Horst D Wahl) l funding l ongoing activities l what next? l schedule l Webpage of STT group: –
2001/02/16TGC off-detector PDR1 Sector Logic Status Report Design Prototype-(-1) Prototype-0 Schedule.
FVTX Electronics (WBS 1.5.2, 1.5.3) Sergey Butsyk University of New Mexico Sergey Butsyk DOE FVTX review
The DØ Silicon Track Trigger Wendy Taylor IEEE NSS 2000 Lyon, France October 17, 2000  Introduction  Overview of STT  STT Hardware Design u Motherboard.
J. Linnemann, MSU 2/12/ L2 Status James T. Linnemann MSU PMG September 20, 2001.
1 FTK AUX Design Review Functionality & Specifications M. Shochet November 11, 2014AUX design review.
1 Level 1 Pre Processor and Interface L1PPI Guido Haefeli L1 Review 14. June 2002.
11 th April 2003L1 DCT Upgrade FDR – TSF SessionMarc Kelly University Of Bristol On behalf of the TSF team Firmware and Testing on the TSF Upgrade Marc.
STT In-Crate CPU Bill Lee 28 April STT In-Crate CPU -- Bill Lee2 CPU Motorola Power PC Running VxWorks 5.3d EPICS Does not communicate with TCC.
20 April 2002Bill Lee APS 1 The D0 Silicon Track Trigger Bill Lee Florida State University.
Evelyn Thomson Ohio State University Page 1 XFT Status CDF Trigger Workshop, 17 August 2000 l XFT Hardware status l XFT Integration tests at B0, including:
FPGA based signal processing for the LHCb Vertex detector and Silicon Tracker Guido Haefeli EPFL, Lausanne Vertex 2005 November 7-11, 2005 Chuzenji Lake,
CMX: Update on status and planning Yuri Ermoline, Wojciech Dan Edmunds, Philippe Laurens, Chip Michigan State University 7-Mar-2012.
Off-Detector Processing for Phase II Track Trigger Ulrich Heintz (Brown University) for U.H., M. Narain (Brown U) M. Johnson, R. Lipton (Fermilab) E. Hazen,
An online silicon detector tracker for the ATLAS upgrade
Update on CSC Endcap Muon Port Card
Overview of the ATLAS Fast Tracker (FTK) (daughter of the very successful CDF SVT) July 24, 2008 M. Shochet.
HCAL Data Concentrator Production Status
eXtremely Fast Tracker; An Overview
Vertex 2005 November 7-11, 2005 Chuzenji Lake, Nikko, Japan
The Silicon Track Trigger (STT) at DØ
L1FW: towers, tracks, correlations
STT Simulator Status and To Do List
Communication & Control
DCM II DCM function DCM II design ( conceptual ?)
The CMS Tracking Readout and Front End Driver Testing
DCM II DCM II system Status Chain test Schedule.
New DCM, FEMDCM DCM jobs DCM upgrade path
sPHENIX DOE-SC CD-1/3a Review WBS 1.5.3: CalElec Digitizers
G. Steinbrück STT meeting
Wendy Taylor STT Meeting Fermilab September 28, 2001
HCAL DAQ Interface Eric Hazen Jim Rohlf Shouxiang Wu Boston University
Presentation transcript:

L2 Silicon Track Trigger D0 Trigger Workshop 22 April 2002 Ulrich Heintz Boston University

4/22/2002Ulrich Heintz - D0 trigger workshop2 People and Institutions Boston University –Ulrich Heintz, Meenakshi Narain –Evgeny Popkov, Lars Sonnenschein, Jodi Wittlin –Kevin Black, Sarosh Fatakia, Lorenzo Feligioni, Alex Zabi –Eric Hazen, Bill Earle, Shouxiang Wu Columbia University –Hal Evans –Georg Steinbrück –Tulika Bose –An Qi Florida State University –Horst Wahl, Todd Adams, Sue Blessing, Stephen Linn, Harrison Prosper –Bill Lee, Sylvia Tentinto-Repond –Reginald Perry, Arvindh Lalam, Shweta Lolage SUNY Stony Brook –John Hobbs –Wendy Taylor –Huishi Dong –Chuck Pancake, Bonnie Smart, Jane Wu

4/22/2002Ulrich Heintz - D0 trigger workshop3 STT Functionality Include SMT data in track trigger –Only available at level 2 –Use level 1 tracks as seeds for roads –Search for SMT hits in roads –Perform fit to SMT + CFT hits

4/22/2002Ulrich Heintz - D0 trigger workshop4 Conceptual Design L1CTT  tracks in CFT –Define road in SMT Select SMT hits in roads Fit trajectory to L1CTT+SMT hits. Measure –pT, –impact parameter, –azimuth Send results to L2 Pass L1CTT information to L2 Send SMT clusters to L3 road data SMT data Silicon Trigger Card Silicon Trigger Card Silicon Trigger Card Silicon Trigger Card Silicon Trigger Card Fiber Road Card Silicon Trigger Card Track Fit Card L2CTT

4/22/2002Ulrich Heintz - D0 trigger workshop5 Motherboard 9Ux400mm VME board SCL mezzanine card (FRC) Up to 6 link boards Logic card Buffer controller Dedicated lines SCL  logic card VTM  logic card 3 PCI busses (32bit/33MHz) Link boards  logic card Buffer controller  logic card Universe II bridge PCI bus to VME bus

4/22/2002Ulrich Heintz - D0 trigger workshop6 Motherboard

4/22/2002Ulrich Heintz - D0 trigger workshop7 Link Transmitter/Receiver Boards PCMIP standard 3 LVDS serial links –24 66 MHz –16 data bits –Single bit error correction –Multibit error detection –>10 12 bits w/o error 256k buffer design complete

4/22/2002Ulrich Heintz - D0 trigger workshop8 Fiber Road Card –SCL Receive 128 bits every 132 ns Fan out L1_QUAL, L1_TURN, L1_BX –L1CTT data Receive 1.5 Gbit/s glink  VTM Fan out –manage L3 buffers control allocation/deallocation of L3 buffers send readout requests to VBD send monitoring requests to CPU –arbitrate VME bus

4/22/2002Ulrich Heintz - D0 trigger workshop9 FRC Buffer controller Buffer controller FRC

4/22/2002Ulrich Heintz - D0 trigger workshop10 Silicon Trigger Card Strip reader Cluster finder Hit filter SMT L1CTT Road LUT SCL L3 TFC via serial link from FRC via serial link control logic track dE dx sequencerHDIchipcentroid L3 channel logic (x8)

4/22/2002Ulrich Heintz - D0 trigger workshop11 Processing of SMT Data bad strip mask –zero amplitude of flagged strips pedestal/gain calibration –chip-by-chip lookup table clustering algorithm –similar to offline, use 5 strips for centroid cluster centroid strip pulse height

4/22/2002Ulrich Heintz - D0 trigger workshop12 STC Prototype 1 (2 channels) control logic control logic Road LUT Road LUT Xxxx xxxx Xxxx xxxx channel logic (Altera APEX) 1.5M gates 300 kbits RAM 652 pin BGA $1270 accommodates 2 channels  need 4/STC channel logic (Altera APEX) 1.5M gates 300 kbits RAM 652 pin BGA $1270 accommodates 2 channels  need 4/STC

4/22/2002Ulrich Heintz - D0 trigger workshop13 STC Prototype 2 (8 channels) Road LUT Road LUT Road L UT Road L UT control logic (8x) channel logic (Xilinx Virtex E) 800k gates 1.1 Mbits RAM 560 pin BGA $1200 accommodates all 8 channels  need 1/STC Xilinx donated ¼ 70 FPGAs control logic (8x) channel logic (Xilinx Virtex E) 800k gates 1.1 Mbits RAM 560 pin BGA $1200 accommodates all 8 channels  need 1/STC Xilinx donated ¼ 70 FPGAs

4/22/2002Ulrich Heintz - D0 trigger workshop14 Track Fit Card roads from FRC hits from STC tracks to L2 TI6202/3 (300 MHz)DSPs

4/22/2002Ulrich Heintz - D0 trigger workshop15 Track Fit Algorithm require hits in –at least 3 of the 4 SMT layers –in same 30 degree sector –in at most 2 adjacent barrels choose hits –closest to trajectory defined by CFT and origin linearized  2 fit –  ( r) = b/r +  r +  0 –drop worst hit and refit if 4-hit  2 bad –measured execution time ¼25  s

4/22/2002Ulrich Heintz - D0 trigger workshop16 TFC

4/22/2002Ulrich Heintz - D0 trigger workshop17 Hotlink Transmitter Transmits data from TFC to MBT in L2CTT –cypress hotlink –8 16 MHz –no errors in 5£10 12 bits transferred to MBT using built-in self test

4/22/2002Ulrich Heintz - D0 trigger workshop18 L2STT Crate LVDS serial links for communication between boards

4/22/2002Ulrich Heintz - D0 trigger workshop19 MCH2 Passive Splitters in MCH2 –split g-link fiber from sequencer into two paths: STT and VRB Racks M202, M203, M204 in MCH2 M

4/22/2002Ulrich Heintz - D0 trigger workshop20 Output to L2CTT –all data from L1CTT –for each track pTpT ±S 22 xxf bxdE/dxtrackxxffffbarrelf pTpT transverse momentum encoded in 0.25(3) GeV increments for p T ) 25 GeV: bimpact parameter dE/dxionization ±signtracktrack number (0-45) Simpact parameter significancebarrelbarrel number  azimuthftopology flags 22 goodness of fitxspares

4/22/2002Ulrich Heintz - D0 trigger workshop21 Output to L3 for each event –all information sent to L2CTT –for all SMT clusters –for all SMT clusters associated with a track chantyp dE dx sequencerHDIchipcentroid track dE dx sequencerHDIchipcentroid

4/22/2002Ulrich Heintz - D0 trigger workshop22 Beam Stability Need: –<500  m offset, stable to <30  m –<100  rad tilt Vertex package in EXAMINE –Measure beam trajectory during run –Download at beginning of run –Store in accelerator control system –Input to feedback system

4/22/2002Ulrich Heintz - D0 trigger workshop23 System Tests BU –Test vectors –FRC  STC  TFC FNAL –Communication tests FRC  SCL SMT  VTM  STC VBD  FRC/BC –send test data from CTQD test card L1CTT data and one SMT fiber no SCL VTM  FRC  STC  TFC –need L1CTT inputs for complete test synchronized SCL/L1CTT/SMT data need for tests with full speed CTQD VTM FRCSTC VTM TFC

4/22/2002Ulrich Heintz - D0 trigger workshop24 Schedule –System Test in process –Production in process –Installation/Commissioning end summer (?) need L1CTT inputs to complete tests and commit all modules to production

4/22/2002Ulrich Heintz - D0 trigger workshop25 Run 2b SMT replacement: 6 axial barrel layers –more readout units (HDIs) –need more STC boards no upgradefull upgrademodest upgrade

4/22/2002Ulrich Heintz - D0 trigger workshop26 Run 2b Option No upgrade Modest upgrade Full upgrade FRC logic board666 STC logic board TFC logic board12 motherboard SCL mezzanine card666 link transmitter link receiver hotlink transmitter12 buffer controller VTM Additional cost (no cont.)$34k$81k$231k

4/22/2002Ulrich Heintz - D0 trigger workshop27 Conclusions All modules prototyped Integration tests under way –need L1CTT inputs asap Production –started for most boards Goal: operational end summer 2002 Documentation –