US DHCAL Status Lei Xia Argonne National Laboratory.

Slides:



Advertisements
Similar presentations
Development of high rate RPCs Lei Xia Argonne National Laboratory.
Advertisements

Status of DHCAL Slice Test Data Analysis Lei Xia ANL-HEP All results preliminary.
1 m 3 Prototype Digital Hadron Calorimeter Collaborators Argonne National Laboratory Boston University University of Chicago Fermilab University of Texas.
Bulk Micromegas Our Micromegas detectors are fabricated using the Bulk technology The fabrication consists in the lamination of a steel woven mesh and.
Digital Hadron Calorimetry using Gas Electron Multipliers Andy White University of Texas at Arlington.
RPC Update José Repond Argonne National Laboratory American Working Group On Linear Collider Calorimetry 24 November 2003 What’s new since September…
20 Feb 2002Readout electronics1 Status of the readout design Paul Dauncey Imperial College Outline: Basic concept Features of proposal VFE interface issues.
RPC Update José Repond Argonne National Laboratory American Working Group On Linear Collider Calorimetry 16 September 2003 What’s new since Cornell…
The first testing of the CERC and PCB Version II with cosmic rays Catherine Fry Imperial College London CALICE Meeting, CERN 28 th – 29 th June 2004 Prototype.
Jianchun Wang Syracuse University 10/16/99 CLEO Meeting Outline DAQ problems solved Recent results Status of DAQ Work to be done.
Mauro Raggi Status report on the new charged hodoscope for P326 Mauro Raggi for the HODO working group Perugia – Firenze 07/09/2005.
Off Axis Collaboration Meeting Feb Richard Talaga, Argonne R&D Common to Monolithic and Container Designs Do we need ~ 98-99% efficient RPCs?
Simulation of RPC avalanche signal for a Digital Hadron Calorimeter (DHCAL) Lei Xia ANL - HEP.
06/15/2009CALICE TB review RPC DHCAL 1m 3 test software: daq, event building, event display, analysis and simulation Lei Xia.
DHCAL Construction Status Lei Xia Argonne National Laboratory ALCPG2009, Albuquerque.
1 Status of GEM DHCAL Andy White For GEM-TGEM/DHCAL Group March 21, 2011 ALCPG11 Workshop Univ. of Oregon Introduction 30cmx30cm 2D readout with KPiX chip.
VC Feb 2010Slide 1 EMR Construction Status o General Design o Electronics o Cosmics test Jean-Sebastien Graulich, Geneva.
CM26 March 2010Slide 1 EMR Status o Intro o Construction o Magnetic shielding o Electronics o Prototype Cosmics test o Schedule Jean-Sebastien Graulich,
Development of a DHCAL with Resistive Plate Chambers ECFA/DESY Workshop at NIKHEF, Amsterdam, Netherlands April 1 - 4, 2003 José Repond Argonne National.
AHCAL electronics. Status and Outlook Peter Göttlicher for the AHCAL developers CALICE meeting UT Arlington, March 11th, 2010.
HBD FEM Overall block diagram Individual building blocks Outlook ¼ detector build.
08/10/2007Julie Prast, LAPP, Annecy1 The DHCAL DIF and the DIF Task Force Julie Prast, LAPP, Annecy.
1 MICE Tracker Readout Update, Preparation for Cosmic Ray Tests Cosmic Ray Tests at RAL AFE-IIt Firmware Development VLSB Firmware Development Summary.
SID RAL meeting; April 2008 H.Weerts DHCAL status, progress & future Based on RPC efforts in CALICE mostly by US groups H.Weerts for DHCAL group.
NUMI Off Axis NUMI Off Axis Workshop Workshop Argonne Meeting Electronics for RPCs Gary Drake, Charlie Nelson Apr. 25, 2003 p. 1.
The DHCAL Data Analysis José Repond CALICE Meeting, Prague, September 10 – 12, 2007.
BILCW07, Feb 2007, H.WeertsSlide 1 RPC-DHCAL Progress & Status H.Weerts BILCW07, Beijing, February 4 – 7, 2007 Research done as part of program of CALICE.
Update on the Triple GEM Detectors for Muon Tomography K. Gnanvo, M. Hohlmann, L. Grasso, A. Quintero Florida Institute of Technology, Melbourne, FL.
Construction and Operation of DHCAL Fermilab Test Beam Facility Lei Xia ANL_HEP.
Update on DHCAL and RPC progress Lei Xia ANL - HEP.
AHCAL Electronics. Status Commissioning Mathias Reinecke for the AHCAL developers HCAL main meeting Hamburg, Dec. 10th, 2009.
May 31, 2007CALICE DHCAL J. Yu 1 Gas DHCAL R&D May 31, 2007 WWS CAL R&D Review, DESY Jae Yu University of Texas at Arlington For CALICE DHCAL Groups Introduction.
Towards a 7-module Micromegas Large TPC prototype 1 D. Attié, P. Baron, D. Calvet, P. Colas, C. Coquelet, E. Delagnes, M. Dixit, A. Le Coguie, R. Joannes,
CERN, 18 december 2003Coincidence Matrix ASIC PRR Coincidence ASIC modifications E.Petrolo, R.Vari, S.Veneziano INFN-Rome.
Noise and Cosmics in the DHCAL José Repond Argonne National Laboratory CALICE Collaboration Meeting University Hassan II Casablanca, Morocco September.
Trigger Commissioning Workshop, Fermilab Monica Tecchio Aug. 17, 2000 Level 2 Calorimeter and Level 2 Isolation Trigger Status Report Monica Tecchio University.
Lei Xia ANL – HEP. Physics prototype: proof of principle Linearity CALICE SiW ECAL.
DHCAL Overview José Repond Argonne National Laboratory CALICE Collaboration Meeting Argonne National Laboratory March 19 – 21, 2014.
Application of Large Scale GEM for Digital Hadron Calorimetry Jae Yu For GEM DHCAL Group June 11, 2011 TIPP 2011 The Goals 30cmx30cm 2D readout with KPiX.
Test results of Multi-gap RPC Test Chambers for a Digital HCAL  Geometrical design  Test setup  Signal: avalanche mode and streamer mode  Comparison.
11 October 2002Paul Dauncey - CDR Introduction1 CDR Introduction and Overview Paul Dauncey Imperial College London.
Status of MAPMT FEE Electronics Boards Connector board – have 5 boards, 1 assembled Readout board (“MUX” board) – layout completed 12/2, but unfortunately.
European DHCAL development European DHCAL development CIEMAT,IPNL,LAL, LAPP,LLR, PROTVINO, SACLAY CIEMAT,IPNL,LAL, LAPP,LLR, PROTVINO, SACLAY Status :
DHCAL Construction Status José Repond Argonne National Laboratory CALICE Meeting, February 19 – 20, 2009 Kyungpook National University, Daegu, Republic.
Julie Prast, Calice Electronics Meeting at LAL, June 2008 Status of the DHCAL DIF Detector InterFace Board Sébastien Cap, Julie Prast, Guillaume Vouters.
Status of GEM DHCAL Jae Yu For GEM DHCAL Group April 25, 2012 KILC Workshop, KNU Introduction KPiX V9 and DCAL Integration FTBF Beam Test Setup Beam Test.
Straw readout status Status and plans in Prague compared with situation now Choke and error Conclusions and plans.
Future R&D of the RPC based Digital Hadron Calorimeter (DHCAL) Lei Xia ANL_HEP.
DHCAL Jan Blaha R&D is in framework of the CALICE collaboration CLIC08 Workshop CERN, 14 – 17 October 2008.
Future DHCAL Activities José Repond Argonne National Laboratory CALICE Meeting, CERN, May 19 – 21, 2011.
Rutherford Appleton Laboratory September 1999Fifth Workshop on Electronics for LHC Presented by S. Quinton.
Evelyn Thomson Ohio State University Page 1 XFT Status CDF Trigger Workshop, 17 August 2000 l XFT Hardware status l XFT Integration tests at B0, including:
Upgrade with Silicon Vertex Tracker Rachid Nouicer Brookhaven National Laboratory (BNL) For the PHENIX Collaboration Stripixel VTX Review October 1, 2008.
AHCAL Electronics. Status of Integration Mathias Reinecke for the DESY AHCAL developers AHCAL main and analysis meeting Hamburg, July 16th and 17th, 2009.
News from the 1m 2 GRPC SDHCAL collection of slides from : Ch.Combaret, I.L, H.Mathez, J.Prast, N.Seguin, W.Tromeur, G.Vouters and many others.
Andy White University of Texas at Arlington For GEM DHCAL Group CALOR 2012 Introduction KPiX V9 and DCAL Integration FTBF Beam Test Setup Beam Test Analysis.
Digital HCAL Electronics Status of Electronics Production CALOR 2010 Conference IHEP Beijing, People’s Republic of China May 10-14, 2010 José Repond for.
G. Drake Electronics for DHCAL R&D Oct. 13, 2005 p. 1.
DHCAL Progress Report José Repond Argonne National Laboratory SiD Meeting, SLAC, October 26, 2006.
DCH FEE STATUS Level 1 Triggered Data Flow FEE Implementation &
DHCAL TECH PROTO READOUT PROPOSAL
Update on Noise Analysis of the DHCal Test Beam at Fermilab
Construction and Testing of a Digital Hadron Calorimeter Prototype
The DHCAL: an overview José Repond Argonne National Laboratory
Status of GEM DHCAL Andy White RD51 Collaboration Meeting CERN
Noise analysis of the 1m3 DHCal test beam
Hall A Compton Electron detector overview
GEM-based Digital Hadron Calorimetry for SiD
GEM-based Digital Hadron Calorimetry for SiD
PID meeting Mechanical implementation Electronics architecture
Presentation transcript:

US DHCAL Status Lei Xia Argonne National Laboratory

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 2 Outline US-DHCAL had a successful small scale beam test – Vertical Slice Test –A lot of data –Extremely valuable experience on this digital device: detector, electronics, DAQ, system integration, etc. Next steps: –1m 3 : factor of x200 bigger than VST –ILC HCal: factor of x50 bigger than 1m 3, x10000 the VST Towards a successful next step: –Complete data error analysis of current VST Found ~15 different modes of errors Successfully removed ALL but 1 errors – the last one is in progress –System improvement since VST ASIC PAD + FE board DAQ program (see Jim Schlereth’s talk) Large size RPC construction HV and Gas distribution (new design exist, initial tests done)

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 3 System Physical Implementation VME Interface Data Collectors Timing Module Ext. Trig In Data Concentrators GPS IN Data Concentrators Front End Board with DCAL Chips Communication Link 6U VME Crate To PC Chambers Basic data block: 16-bite package (trigger timestamp OR hit data)  Ext Trigger  System Clk  Cnt Reset  Ext Trigger  System Clk  Cnt Reset  Trigger TimeStamp Pkg  ASIC Hit Data Pkg  Ext Trigger  System Clk  Cnt Reset  ASIC Hit Data Pkg  Trigger TimeStamp Pkg  ASIC Hit Data Pkg  ASIC Hit Data 

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 4 Data Error summary All data/system errors were thoroughly studied An event reconstruction program was developed to build events correctly out of data with errors –Used to re-run all test beam data –Identify events with know data errors Known data errors: Fatal Errors (bit definition): original data can not be recovered bit 0: x beginning of run (BOR) events (or junk data at the beginning of a run) bit 1: x end of run event (due to DAQ program, last event of a run may have lost data packages) bit 2: x additional junk byte(s) (DCON error bits 1, 2, out of bound time stamp, non-matching time stamp) bit 3: x fake trigger (only a few DCON shows up, with or without hit pattern) bit 4: x "0" data + leading bit error bit 5: x check sum error + reserved bit set bit 6: x "0" time stamp (but other bytes are non-zero) bit 7: x wrong time stamp (in DCON or in individual chips, wrong T > correct T) bit 8: x trigger bit error (trigger bit bit[14][7] = 1, but hit patter != all 1's) (always have check sum error as well) Non-fatal Errors (bit definition): original data can be recovered bit 0: - wrong time stamp (in DCON or in individual chips, wrong T must be < correct T) bit 1: x missing (a few) DCON in trigger timestamps bit 2: x duplicate 16-byte data package bit 3: x late trigger package (after some data package appeared, or even appears in the next event) bit 4: x late data package (appeared in the next event) Other: (mostly in charge injection runs) fake counter reset

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 5 Data Error: system grounding related Non-optimal grounding scheme allowed noise to propagate to FE boards and Data Concentrators –Related to many of the errors –Also the reason for RPC inefficiency problems at the end of the VST –Caused various charge injection run issues –Caused mask registers to flip bits Related errors Fatal Errors (bit definition): original data can not be recovered bit 2: x additional junk byte(s) (DCON error bits 1, 2, out of bound time stamp, non-matching time stamp) bit 3: x fake trigger (only a few DCON shows up, with or without hit pattern) bit 4: x "0" data + leading bit error bit 5: x check sum error + reserved bit set bit 6: x "0" time stamp (but other bytes are non-zero) bit 7: x wrong time stamp (in DCON or in individual chips, wrong T > correct T) bit 8: x trigger bit error (trigger bit bit[14][7] = 1, but hit patter != all 1's) (always have check sum error as well) Non-fatal Errors (bit definition): original data can be recovered bit 0: - wrong time stamp (in DCON or in individual chips, wrong T must be < correct T) bit 2: x duplicate 16-byte data package bit 3: x late trigger package (after some data package appeared, or even appears in the next event) bit 4: x late data package (appeared in the next event)

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 6 Data Error: detector noise related Detector noise (HV spark, etc) propagate into the FE system and mimic system signal –Reset timestamp counter –Fake trigger –Interrupt FE serial link Related errors Fatal Errors (bit definition): original data can not be recovered bit 2: x additional junk byte(s) (DCON error bits 1, 2, out of bound time stamp, non-matching time stamp) bit 3: x fake trigger (only a few DCON shows up, with or without hit pattern) Non-fatal Errors (bit definition): original data can be recovered bit 0: - wrong time stamp (in DCON or in individual chips, wrong T must be < correct T)

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 7 Data Error: TTM/system clock related This is a recent finding, mostly affect charge injection runs –Found a vme-operation related clock jitter in TTM –Result in mis-interpretation of data bits Already fixed by new TTM firmware Related error Other: (mostly in charge injection runs) fake counter reset

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 8 Data Error: current status Most errors have been successfully eliminated through system improvement –Improved grounding –Improved detector noise –New firmware Only one data error left – under study –Originally thought it was not harmful –Recent tests shows that system drop data packages (trigger timestamp AND hit data) at ~0.5% level –Extensive tests started recently –Expect to solve the problem in the near future – then we will have a PERFECT VST readout system With a fully debugged VST readout, we are confident in building 1m 3

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 9 R&D towards a 1m 3 (since VST)

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 10 Last DCAL modifications before production 50% data lost when output buffer is empty –Not a problem in triggered running –Simple bug in ASIC logic: identified, corrected and simulated Noise introduced by internal test lines –OK for RPC, fixed for ASICs on GEM board –Simple fix in chip packaging Problem with mask register and CI-mask register –Original design use asynchronous clear -- more sensitive to noise –Improved detector to reduce noise –Modify ASIC: needs some design time (~1 week) Problem with slow control readout –A bug in the ASIC prevents daisy chaining slow control readout – addressed in FE board design –Trivial change already implemented No more prototype run needed before chip production

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 11 Current Pad Board & Front End Board Design 4-layer Pad-board (3 shown) 8-layer FE-board (3 layers shown) Blind vias to route sensitive signals to glue pads – needed to minimize contact with digital lines in FEB Also has blind vias  Very complex board design to minimize crosstalk & digital noise pickup

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 12 Vertical Slice Electronics Construction Pad Board RPC FEB Board RPC & Pad Bd Completed Assembly Side View Assembled & Tested Beforehand Use conductive epoxy to glue together

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 13 Front End Board - Work in Progress Current design has extremely good noise performance –Noise floor: only 10 – 15 ADC count (low gain) –System comfortably 30 ADC count or even lower (normal ADC count) –Left a lot of head room for cost reduction Have designed new 16 cm x 16 cm FEB with NO blind vias –Still 8 layer –Still has ground shielding layers to protect charge signals –Primary change: now ALL vias come down to glue pad layer (bottom) Have designed Two new 16 cm x 16 cm Pad Boards also with NO blind vias –One is 2 layer, with no internal ground plane –One is 4 layer with 2 internal ground layers

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 14 New Pad Board & Front End Board Design 4-layer Pad-board (3 shown) 8-layer FE-board (3 layers shown) No blind vias

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 15 New Pad Board & Front End Board Boards are manufactured, being stuffed and tested

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 16 FEB – Current Thinking If the new design is successful, we can make larger boards:  Could not make larger boards before with blind vias – Too Difficult  Larger boards are cheaper, eliminates cables & connectors, reduces impedance mismatches, improves reliability, etc.

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 17 FEB & Data Concentrator – Work in Progress New Data Concentrators – One services 24 chips –Idea: Column Architecture

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 18 FEB & Data Concentrator – More Current Thinking Going a step further: Make FEB & Data Concentrator Monolithic...

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 19 Current RPC design and construction VST started using the current design –Chambers have flush surface –Frames are easier to machine, and can be extruded –Simplified chamber construction Assembly procedure developed and used for all VST chambers –Suitable for large scale production –Produced 12 RPCs for VST –All RPCs are gas tight from the very beginning –All RPCs have good performance and chamber to chamber variation is small Side profile: all numbers are in (mm)

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 20 Large RPC production: frame extrusion VST chamber frames are all machined –Very time consuming and labor intensive (costly) –Critical dimension can be controlled to ~ 10% accuracy 1m 3 chamber frames will be extruded –Once setup, production is very cheap –Very good uniformity over long distance –Only need small amount of machining to cut into length/shape 1 st prototype run: ~3 weeks ago –Critical dimension controlled to ~5% accuracy over several meters –One non-critical dimension was off by over 10% –Sample used to produce the 1 st full size RPC for 1m 3 2 nd prototype run: last week –All dimensions agree with spec –Will go for production (miles of them)

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 21 Large RPC production: 1 st RPC (almost) done 1 st full size RPC constructed for 1m 3 –Used 1.2mm glass, 96cm x 32cm (VST: 1.1mm glass, 20cm x 20cm) Slightly modified assembly procedure works for large chamber –Chamber is gas tight (~ 5 meters long glue trace!) –Chamber is relatively stiff, deformation doesn’t affect gas tightness –Good for large scale production Chamber dead area: 4.7% –Frame: 3.3% (irreducible, unless go for larger chamber) –Fishing line: 1.4% (can be reduced, if use other spacer)

DHCAL Status Lei Xia – Mar 18, 2007 – CALICE Meeting – ANL 22 Summary Vertical Slice Test was extremely successful All problems in VST and cosmic ray runs were thoroughly studied The whole readout system is (almost) completely debugged Final R&D towards 1m 3 is progressing smoothly –ASIC production: need trivial modification, no more prototyping –New FE and PAD board prototyped, and are being tested –RPC frame extrusion has been setup, ready for production –1 full size RPC assembled The DCAL chip production is now defining the timeline of 1m 3 Extrapolation from VST to 1m 3 (x200 VST) will be a successful one