1 Status Report on the LOC ASIC 1.The LOC ASIC proposal 2.The SOS technology 3.LOC1 test results 4.LOC2 design status 5.Summary Datao Gong, Andy Liu, Annie.

Slides:



Advertisements
Similar presentations
Topics Electrical properties of static combinational gates:
Advertisements

Transmission Gate Based Circuits
Electrical Data Transmission on Flex Cables at 320 Mbps Peter Manning, Vitaliy Fadeyev, Jason Nielsen Santa Cruz Institute for Particle Physics University.
End of Column Circuits Sakari Tiuraniemi - CERN. EOC Architecture 45 9 Ref CLK 40 MHz DLL 32-bit TDC bank address RX 5 TDC bank address RX 5 TDC bank.
[ 1 ] LVDS links Servizio Elettronico Laboratori Frascati INFN - Laboratori Nazionali di Frascati G. Felici LVDS links.
NxN pixel demonstrator. Time to Digital Converter (2) Tapped delay line –128 cells, 100ps Two hit registers –One per both leading and trailing edge 7.
IEEE10/NSS R. Kass N A. Adair, W. Fernando, K.K. Gan, H.P. Kagan, R.D. Kass, H. Merritt, J. Moore, A. Nagarkar, S. Smith, M. Strang The Ohio State.
J.Ye / SMU May 18, 2015 GOL + SoS R & D Work at SMU 1.The Test of the GOL chip. 2.First test on the SoS driver chip and the submission of a dedicated test.
Richard Kass IEEE NSS 11/14/ Richard Kass Radiation-Hard ASICs for Optical Data Transmission in the ATLAS Pixel Detector K.E. Arms, K.K. Gan, M.
ASIC at SMU A brief history, and lessons to be learned. Two recent designs, the technical aspect: 1.A LC based Phase Locked Loop (PLL) 2.A 16:1 serializer.
The Design of a Low-Power High-Speed Phase Locked Loop Tiankuan Liu 1, Datao Gong 1, Suen Hou 2, Zhihua Liang 1, Chonghan Liu 1, Da-Shung Su 2, Ping-Kun.
Low-Power CMOS SRAM By: Tony Lugo Nhan Tran Adviser: Dr. David Parent.
1 A 16:1 serializer for data transmission at 5 Gbps Datao Gong 1, Suen Hou 2, Zhihua Liang 1, Chonghan Liu 1, Tiankuan Liu 1, Da-Shun Su 2, Ping-Kun Teng.
20-24 September 2010, TWEPP, Aachen, Germany D. 1 Datao Gong On behalf of the ATLAS Liquid Argon Calorimeter Group Department of Physics,
GUIDED BY: Prof. DEBASIS BEHERA
Status of opto R&D at SMU Jingbo Ye Dept. of Physics SMU For the opto WG workshop at CERN, March 8 th, 2011.
Motivation Yang You 1, Jinghong Chen 1, Datao Gong 2, Deping Huang 1, Tiankuan Liu 2, Jingbo Ye 2 1 Department of Electrical Engineering, Southern Methodist.
Development of a 20 GS/s Sampling Chip in 130nm CMOS Technology Jean-Francois Genat On behalf of Mircea Bogdan 1, Henry J. Frisch 1, Herve Grabas 3, Mary.
A Serializer ASIC for High Speed Data Transmission in Cryogenic and HiRel Environment Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group.
1 A Serializer ASIC at 5 Gbps for Detector Front-end Electronics Readout 1.Overview. 2.Test results of LOCs1, the 5 Gbps 16:1 serializer. 3.Test results.
Design of Robust, Energy-Efficient Full Adders for Deep-Submicrometer Design Using Hybrid-CMOS Logic Style Sumeer Goel, Ashok Kumar, and Magdy A. Bayoumi.
Slide: 1International Conference on Electronics, Circuits, and Systems 2010 Department of Electrical and Computer Engineering University of New Mexico.
Fully TID-Hardened Gigabit Ethernet Transponder Based On A Proprietary Library of SCL Cells Presentation By: Jeb Binkley Vladimir.
Leo Greiner IPHC testing Sensor and infrastructure testing at LBL. Capabilities and Plan.
October 31st, 2005CSICS Presentation1 A 1-Tap 40-Gbps Decision Feedback Equalizer in a  m SiGe BiCMOS Technology Adesh Garg, Anthony Chan Carusone.
SMU Report: R&D work for LAr upgrade May 4, UCSC Optical link for LAr upgrade readout Objectives: 1.Evaluate the 0.25  m Silicon on Sapphire.
Filip Tavernier Karolina Poltorak Sandro Bonacini Paulo Moreira
1 5. Application Examples 5.1. Programmable compensation for analog circuits (Optimal tuning) 5.2. Programmable delays in high-speed digital circuits (Clock.
The PLL consists of a phase frequency detector (PFD), a charge pump, a low pass filter, a voltage controlled oscillator (VCO), and a divider (divide by.
Introduction This work is supported by US-ATLAS R&D program for the upgrade of the LHC, and the US Department of Energy grant DE-FG02-04ER We are.
1 Demo Link and the LOC Status Report 1.Demo Link status 2.LOC2 status 3.Irradiation tests on optical fiber 4.Summary Vitaliy for the SMU team.
A 1.25-Gb/s Digitally-Controlled Dual-Loop Clock and Data Recovery Circuit with Improved Effective Phase Resolution Chang-Kyung Seong 1), Seung-Woo Lee.
The Chicago Half of Champ
High-Speed Serial Optical Link Test Bench Using FPGA with Embedded Transceivers Serial optical data transmission provides a solution to High Energy Physics.
BTeV Pixel Detector Optical link receiver chip Data In and Out project.
LOCx2, a Low-latency, Low-overhead, 2 × 5.12-Gbps Transmitter ASIC for the ATLAS Liquid Argon Calorimeter Trigger Upgrade Le Xiao, a,b Xiaoting Li, a Datao.
1 LAr high speed optical link studies: the status report on the LOC ASIC 1.The LOC ASIC, an introduction 2.The SOS technology 3.LOC1 test results 4.LOC2.
Ping Gui, Jingbo Ye, Ryszard Stroynowski
J.Ye / SMU Sept.4, 2007 Joint ATLAS CMS Opto-electronics working group, subgroup C 1 Report from sub-group C, Optical Link Evaluation Criteria and Test.
Bi-CMOS Prakash B.
BTeV Hybrid Pixels David Christian Fermilab July 10, 2006.
Timothy O. Dickson and Sorin P. Voinigescu Edward S. Rogers, Sr. Dept of Electrical and Computer Engineering University of Toronto CSICS November 15, 2006.
Sensor testing and validation plans for Phase-1 and Ultimate IPHC_HFT 06/15/ LG1.
Erik Jonsson School of Engineering & Computer Science Redundant SAR ADC Architecture and Circuit Techniques for ATLAS LAr Phase-II Upgrade Ling Du 1, Hongda.
A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group Department of.
1 The Link-On-Chip (LOC) Project at SMU 1.Overview. 2.Status 3.Current work on LOCs6. 4.Plan and summary Jingbo Ye Department of Physics SMU Dallas, Texas.
Modern VLSI Design 3e: Chapter 3 Copyright  1998, 2002 Prentice Hall PTR Topics n Electrical properties of static combinational gates: –transfer characteristics;
1 Preparation to test the Versatile Link in a point to point configuration 1.Versatile Link WP 1.1: test the Versatile Link in a point to point (p2p) configuration.
WP1 WP2 WP3 WP4 WP5 COORDINATOR WORK PACKAGE LDR RESEARCHER ACEOLE MID TERM REVIEW CERN 3 RD AUGUST 2010 Work Package 2 Radiation-hard ASIC building blocks.
Seok-jae, Lee VLSI Signal Processing Lab. Korea University
M. TWEPP071 MAPS read-out electronics for Vertex Detectors (ILC) A low power and low signal 4 bit 50 MS/s double sampling pipelined ADC M.
High speed signal transmission Jan Buytaert. Topics Electrical standards: CML,LVDS, SLVS Equalization. Testbench of a readout slice. Vacuum feed-throughs.
Opto Working Group Meeting Summary Tuesday 8 March 2011 Tobias Flick and Francois Vasey.
J. Ye SMU Joint ATLAS-CMS Opto-electronics working group, April 10-11, 2008 CERN 1 Test Results on LOC1 and Design considerations for LOC2 LOC1 test results:
March 14, 2016 Report on SMU R&D work1 Link-On-Chip (LOC) 1st Prototype  Status:  Prototype chip with the clock unit (PLL), serializer, laser driver,
Mackenzie Cook Mohamed Khelifi Jonathon Lee Meshegna Shumye Supervisors: John W.M. Rogers, Calvin Plett 1.
5 Gbps J. SMU 1 A Serializer for LAr Front-end electronics upgrade 1.Requirements and design philosophy. 2.Key features of the serializer.
CERN PH MIC group P. Jarron 07 November 06 GIGATRACKER Meeting Gigatracker Front end based on ultra fast NINO circuit P. Jarron, G. Anelli, F. Anghinolfi,
LOCld – The fastest VCSEL driver in optical link for ATLAS Futian Liang USTC-IHEP, May. 3 rd, 2013.
1 Status report on the LAr optical link 1.Introduction and a short review. 2.The ASIC development. 3.Optical interface. 4.Conclusions and thoughts Jingbo.
1 ASIC Development for High Speed Serial Data Transmission from Detector Front-end to the Back-end 1.Overview. 2.Test results of LOCs1, a 5 Gbps 16:1 serializer.
Status and Plans for Xilinx Development
End OF Column Circuits – Design Review
A 16:1 serializer for data transmission at 5 Gbps
Southern Methodist University
The Silicon-on-Sapphire Technology:
Overview of the project
EE 597G/CSE 578A Final Project
Low Jitter PLL clock frequency multiplier
The Design of a Low-Power High-Speed Phase Locked Loop
Presentation transcript:

1 Status Report on the LOC ASIC 1.The LOC ASIC proposal 2.The SOS technology 3.LOC1 test results 4.LOC2 design status 5.Summary Datao Gong, Andy Liu, Annie Xiang and Jingbo Ye Department of physics, SMU

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP The LOC ASIC proposal The LOC (link-on-chip) was proposed as a serializer ASIC for the ATLAS LAr readout upgrade, under the US-ATLAS upgrade program. The initial idea was to integrate “everything” into one chip, including the optical interface. Fiber would be coupled directly to the chip to spare the high speed copper traces on the PCB. The project started with the SOS technology evaluation. A first prototype, LOC1 was designed with collaborative effort between the EE and physics departments at SMU. This prototype provided valuable information on key components, especially the PLL and the serializer structure, for the LOC2 design. The second prototype, LOC2 is the one to be reported in detail here. The whole project benefits tremendously from the CERN GOL ASIC design. We would like to express our gratefulness to many people in the CERN microelectronics group, especially to Paulo Moreira for his very kind help in the LOC project. Without his help, we would not be here today to present the design results on LOC.

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP The SOS technology A 0.25 micron Silicon on Sapphire commercial CMOS technology has been chosen for the LOC ASIC development. A dedicated test chip with transistors, ring oscillators and shift registers has been designed and fabricated for irradiation tests. Some results from the irradiation tests have been published at RADECS The TID test results on transistors are summarized here. The substrate is grounded. Almost no leakage current change; A small threshold voltage change happens at the very beginning of the irradiation and then remains unchanged with the increase of total dose. The technology evaluation continues with more detailed studies, supported by the ADR (US DOE) program. 1.0× ×10 -6 ΔV TH (V) ΔI LEAK (A) NMOS PMOS ΔV TH ΔI LEAK

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP The LOC1 test results PLL + clock unit 5:1 DFF based serializer 2:1 mux 5:1 DFF based serializer 2:1 mux 8B/10B encoder 16 bit data 2:1 mux Output driver Ref. clk Current driver to VCSEL CML driver to VCSEL CML signal Control + configuration Solid line box: implemented; dashed line box: implemented in FPGA. Eye diagram of an pseudo random input data. The data rate is 2.5 Gbps. Large DJ is observed, understood and will be corrected in LOC2 The bit error rate bathtub curve at 2.5 Gbps, the best BER reached is ~

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP LOC2 Block diagram and design considerations After many discussions with people in the ATLAS Inner Detector and the LAr, we now propose the LOC2 ASIC as a 16:1 serializer with the serial output in the 5 Gbps range. Since the LOC design speed has been pushed higher and higher, towards the technology limit, a 16:1 serializer simplifies the implementation of high speed circuits. We move the framing unit into the interface for better integration with both the ATLAS Inner Detector and the LAr readout systems. We take advantage of the CERN Versatile Link project and move the optical interface into the VL, so LOC will only provide a CML electrical output. Interface: Input buffer + 64B/66B + scrambler or 8B/10B + output buffer user data system clk clk LOC: 16:1 serialization CML output 16 Versatile Link fiber 5 Gbps The LOC2 prototype aim for submission Config/control

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP Interface to different users For ATLAS Inner Detector, the input to the optical link may contain DC balance coding that may need to be removed to save on bandwidth overhead. For LAr, link bandwidth is the premium. We propose the interface chip/function block to be: user data system clk clk 16 Input buffer: Extract user data and change width to 64B or 8B 64B/66B + scrambler or 8B/10B Output buffer: Change data to 16B, LVDS Divided by N Low speed PLL + clock fan-out

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP The 16:1 serializer and challenging spots: 2.5GHz PLL + clock fan-out 625M 312.5M 1.25G 2.5G 16bit LVDS 312.5M Ref Clk 5Gbps CML Driver The logic structure is much simpler than a 20:1 serializer. The fundamental structure is 2:1 multiplexing unit The Critical components: GHz PLL  Low jitter, duty cycle 50% 2.Static D-flip-flop. The building block of the clock divider, and the shift register  speed. 3.CML driver  Pre-emphasize will be considered. LVDS-To-CMOS D flip-flop 2:1MUX

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP LOC2 design status Speed comparison of 0.25 μm SOS and BulkCMOS (TSMC) with inverter, and adjust the PMOS/NMOS transistors ratio for the same 0  1 and 1  0 transition time.  done. Choose a static D-flip-flop design that meets the 5 Gbps speed requirement.  done. Choose the self-biasing PLL structure to minimize noise.  in progress. Interface chip/block: 8B/10B logic checked. Need to understand how to implement 64B/66B+scrambler.  need manpower help.

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP The inverter PMOS/NMOS ratio adjusted to have the same 1  0 and 0  1 delays. The ratio is: n*(1.9/1.4) where n = 1,2,3,4… Basic layout, multi-finer layout checked to optimize speed. The delay is about 32~35 ps (drive itself), corresponding to a frequency of about 30 GHz. Agree with Peregrine’s tech notes, and comparable with speeds achieved in 0.13 to 0.15 micron bulk CMOS technology. A comparison is made with 0.25 micron bulk CMOS (TSMC) on the same inverter design. Simulation shows a 60 ps delay with the same layout and driving condition. schematics layout.

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP The D-flip-flop (DFF) We started out with the C 2 MOS type of DFF used in GOL, but moved to the TGDFF: ~20% faster, and at least the same SEE immunity (Ramanarayanan, Upenn). Different transistor size, single finger and multi-finger layouts are checked. The total delay is 292 ps (slowest or the S-S corner). This indicates a 5 Gbps serializer possible, because the time needed for a basic unit (DFF+mux) is 400 ps. schematics Mostly single- finger layout multi-finger layout

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP Self-biasing PLL structure 1.Bias generator has strong power noise rejection, result in low jitter. 2.Dump factor and bandwidth to operation frequency ratio are fixed, leading to broad frequency range. We have the design for the PFD and the Charge Pump. We finished the bias generator and VCO tuning and just started the layout of them. Phase noise simulation will follow afterwards. The goal is to finish the PLL design before mid Nov. 2008, so that we can concentrate on the CML driver, and then the whole chip layout. PFD N F REF U D #2 Charge Pump #1 Charge Pump Bias Gen C1C1 VCO V BP V BN FOFO V CTRL

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP Differential Ring oscillator VCO We choose this 4-stage VCO, a similar structure as in the GOL. Schematic level simulation indicates that a maximum frequency of 5.5GHz can be reached (the typical-typical corner). We need 2.5 GHz from post layout for 5 Gbps data transmission.

J. Ye, Dept. of Phys. Status Report on the LOC ASIC at TWEPP Summary The LOC ASIC proposal evolves with time. We incorporate into our LOC design the development from the Versatile Link project (see reports in the optoelectronics working group) and decide to move the optical interface from the LOC to the V.Link. The LOC now is proposed to be a 16:1 serializer. Different interface ASICs or function blocks will be developed according to the application of the LOC. Technology evaluation on the 0.25 micron SOS technology produced encouraging positive results and enables us to go ahead with the LOC design using this technology. More studies will be performed on this technology with support from the ADR program. The design work for the present prototype, LOC2, is in progress. Simulation on critical components indicate that 5 Gbps serial data rate is hopeful. We aim for the April 09 submission, and the tests in lab July 09. We will provide demo-link and system design document for groups that are interested in using this chip in the fall of 2009.