CMOS VLSI Design Circuits & Layout. CMOS VLSI DesignSlide 2 Outline  A Brief History  CMOS Gate Design  Pass Transistors  CMOS Latches & Flip-Flops.

Slides:



Advertisements
Similar presentations
EE466: VLSI Design Lecture 7: Circuits & Layout
Advertisements

CMOS Layers n-well process p-well process Twin-tub process ravikishore.
MICROELETTRONICA CMOS THEORY Lezione 2.
CSET 4650 Field Programmable Logic Devices
COMP541 Transistors and all that… a brief overview
Introduction to CMOS VLSI Design Introduction Manoel E. de Lima David Harris - Harvey Mudd College.
Introduction to CMOS VLSI Design Sequential Circuits.
VLSI Design EE 447/547 Sequential circuits 1 EE 447/547 VLSI Design Lecture 9: Sequential Circuits.
Introduction to CMOS VLSI Design Sequential Circuits
Pass Transistor Logic. Agenda  Introduction  VLSI Design methodologies  Review of MOS Transistor Theory  Inverter – Nucleus of Digital Integrated.
MICROELETTRONICA Sequential circuits Lection 7.
Lecture 11: Sequential Circuit Design. CMOS VLSI DesignCMOS VLSI Design 4th Ed. 11: Sequential Circuits2 Outline  Sequencing  Sequencing Element Design.
Lecture: 1.6 Tri-states, Mux, Latches & Flip Flops
Introduction to CMOS VLSI Design Lecture 10: Sequential Circuits David Harris Harvey Mudd College Spring 2004.
VLSI Design Circuits & Layout
Lecture 1: Circuits & Layout
Introduction to CMOS VLSI Design Lecture 1: Circuits & Layout
Sequential Circuits. Outline  Floorplanning  Sequencing  Sequencing Element Design  Max and Min-Delay  Clock Skew  Time Borrowing  Two-Phase Clocking.
Introduction to Digital Systems By Dr. John Abraham UT-Panam.
From analog to digital circuits A phenomenological overview Bogdan Roman.
CMOS Transistor and Circuits
Introduction to CMOS VLSI Design Lecture 1: Circuits & Layout
CSCE 612: VLSI System Design Instructor: Jason D. Bakos.
Computer Engineering 222. VLSI Digital System Design Introduction.
Introduction to CMOS VLSI Design Circuit Families.
Salman Zaffar IqraUniversity, Spring 2012
Introduction to CMOS VLSI Design Lecture 10: Sequential Circuits Credits: David Harris Harvey Mudd College (Material taken/adapted from Harris’ lecture.
VLSI Design Circuits & Layout
Introduction to CMOS VLSI Design Circuits & Layout
Fabrication of MOSFETs
VLSI Design Introduction. Outline Introduction Silicon, pn-junctions and transistors A Brief History Operation of MOS Transistors CMOS circuits Fabrication.
Introduction to CMOS VLSI Design
CSET 4650 Field Programmable Logic Devices
ECE 331 – Digital System Design Transistor Technologies, and Realizing Logic Gates using CMOS Circuits (Lecture #23)
Introduction to VLSI CMPE/ELEE 4375 Introduction
MOS Transistors The gate material of Metal Oxide Semiconductor Field Effect Transistors was original made of metal hence the name. Present day devices’
Introduction to CMOS VLSI Design
Lecture 1: Introduction
Lecture 2. Logic Gates Prof. Taeweon Suh Computer Science Education Korea University 2010 R&E Computer System Education & Research.
EE 447 VLSI Design Lecture 8: Circuit Families.
Lecture 1: Circuits & Layout
EE4800 CMOS Digital IC Design & Analysis
Chapter 1 Combinational CMOS Logic Circuits Lecture # 4 Pass Transistors and Transmission Gates.
1 Clockless Computing Montek Singh Thu, Sep 6, 2007  Review: Logic Gate Families  A classic asynchronous pipeline by Williams.
Lecture 10: Circuit Families. CMOS VLSI DesignCMOS VLSI Design 4th Ed. 10: Circuit Families2 Outline  Pseudo-nMOS Logic  Dynamic Logic  Pass Transistor.
VLSI Design Lecture 4-b: Layout Extraction Mohammad Arjomand CE Department Sharif Univ. of Tech.
Introduction to CMOS VLSI Design Lecture 1: Circuits & Layout.
Introduction to ICs and Transistor Fundamentals Brief History Transistor Types Moore’s Law Design vs Fabrication.
Advanced VLSI Design Unit 04: Combinational and Sequential Circuits.
Digital Integrated Circuits for Communication
Introduction to CMOS VLSI Design Lecture 9: Circuit Families
INTRODUCTION. This course is basically about silicon chip fabrication, the technologies used to manufacture ICs.
CMOS VLSI Design Introduction
EECS 270: Inside Logic Gates (CMOS)
Introduction to CMOS Transistor and Transistor Fundamental
Introduction to CMOS VLSI Design Lecture 1: History & Layout Salman Zaffar Iqra University, Karachi Campus Spring 2012 Slides from D. Harris, Harvey Mudd.
Lecture 1: Circuits and Layout National Chiao Tung University
CMOS VLSI Design Lecture 2: Fabrication & Layout
2. Circuits & Layout. Diseño de Circuitos Digitales para Comunicaciones Outline A Brief History CMOS Gate Design Pass Transistors CMOS Latches & Flip-Flops.
COMP541 Transistors and all that… a brief overview
Lecture 11: Sequential Circuit Design
Subject Name: Fundamentals Of CMOS VLSI Subject Code: 10EC56
Engr. Noshina Shamir UET, Taxila
VLSI INTRODUCTION - Prof. Rakesh K. Jha
Introduction to CMOS VLSI Design Lecture 10: Sequential Circuits
VLSI Design CMOS Layout
Where are we? Lots of Layout issues Line of diffusion style
VLSI Design Introduction
COMP541 Transistors and all that… a brief overview
Lecture 1: Introduction
Presentation transcript:

CMOS VLSI Design Circuits & Layout

CMOS VLSI DesignSlide 2 Outline  A Brief History  CMOS Gate Design  Pass Transistors  CMOS Latches & Flip-Flops  Standard Cell Layouts  Stick Diagrams

CMOS VLSI DesignSlide 3 A Brief History  1958: First integrated circuit –Flip-flop using two transistors –Built by Jack Kilby at Texas Instruments  2003 –Intel Pentium 4  processor (55 million transistors) –512 Mbit DRAM (> 0.5 billion transistors)  53% compound annual growth rate over 45 years –No other technology has grown so fast so long  Driven by miniaturization of transistors –Smaller is cheaper, faster, lower in power! –Revolutionary effects on society

CMOS VLSI DesignSlide 4 Annual Sales  transistors manufactured in 2003 –100 million for every human on the planet

CMOS VLSI DesignSlide 5 Invention of the Transistor  Vacuum tubes ruled in first half of 20 th century Large, expensive, power-hungry, unreliable  1947: first point contact transistor –John Bardeen and Walter Brattain at Bell Labs –Read Crystal Fire by Riordan, Hoddeson

CMOS VLSI DesignSlide 6 Transistor Types  Bipolar transistors –npn or pnp silicon structure –Small current into very thin base layer controls large currents between emitter and collector –Base currents limit integration density  Metal Oxide Semiconductor Field Effect Transistors –nMOS and pMOS MOSFETS –Voltage applied to insulated gate controls current between source and drain –Low power allows very high integration

CMOS VLSI DesignSlide 7  1970’s processes usually had only nMOS transistors –Inexpensive, but consume power while idle  1980s-present: CMOS processes for low idle power MOS Integrated Circuits Intel bit SRAM Intel bit  Proc

CMOS VLSI DesignSlide 8 Moore’s Law  1965: Gordon Moore plotted transistor on each chip –Fit straight line on semilog scale –Transistor counts have doubled every 26 months Integration Levels SSI: 10 gates MSI: 1000 gates LSI: 10,000 gates VLSI: > 10k gates

CMOS VLSI DesignSlide 9 Corollaries  Many other factors grow exponentially –Ex: clock frequency, processor performance

CMOS VLSI DesignSlide 10 CMOS Gate Design  Activity: –Sketch a 4-input CMOS NAND gate

CMOS VLSI DesignSlide 11 CMOS Gate Design  Activity: –Sketch a 4-input CMOS NOR gate

CMOS VLSI DesignSlide 12 Complementary CMOS  Complementary CMOS logic gates –nMOS pull-down network –pMOS pull-up network –a.k.a. static CMOS Pull-up OFFPull-up ON Pull-down OFFZ (float)1 Pull-down ON0X

CMOS VLSI DesignSlide 13 Series and Parallel  nMOS: 1 = ON  pMOS: 0 = ON  Series: both must be ON  Parallel: either can be ON

CMOS VLSI DesignSlide 14 Conduction Complement  Complementary CMOS gates always produce 0 or 1  Ex: NAND gate –Series nMOS: Y=0 when both inputs are 1 –Thus Y=1 when either input is 0 –Requires parallel pMOS  Rule of Conduction Complements –Pull-up network is complement of pull-down –Parallel -> series, series -> parallel

CMOS VLSI DesignSlide 15 Compound Gates  Compound gates can do any inverting function  Ex: pMOS network nMOS network

CMOS VLSI DesignSlide 16 Example: O3AI 

CMOS VLSI DesignSlide 17 Example: O3AI 

CMOS VLSI DesignSlide 18 Signal Strength  Strength of signal –How close it approximates ideal voltage source  V DD and GND rails are strongest 1 and 0  nMOS pass strong 0 –But degraded or weak 1  pMOS pass strong 1 –But degraded or weak 0  Thus nMOS are best for pull-down network

CMOS VLSI DesignSlide 19 Pass Transistors  Transistors can be used as switches

CMOS VLSI DesignSlide 20 Pass Transistors  Transistors can be used as switches

CMOS VLSI DesignSlide 21 Transmission Gates  Pass transistors produce degraded outputs  Transmission gates pass both 0 and 1 well

CMOS VLSI DesignSlide 22 Transmission Gates  Pass transistors produce degraded outputs  Transmission gates pass both 0 and 1 well

CMOS VLSI DesignSlide 23 Tristates  Tristate buffer produces Z when not enabled ENAY

CMOS VLSI DesignSlide 24 Tristates  Tristate buffer produces Z when not enabled ENAY 00Z 01Z

CMOS VLSI DesignSlide 25 Nonrestoring Tristate  Transmission gate acts as tristate buffer –Only two transistors –But nonrestoring, i.e., the output Y is not driven by Vdd or GND Noise on A is passed on to Y

CMOS VLSI DesignSlide 26 Tristate Inverter  Tristate inverter produces restored output –Violates conduction complement rule –Because we want a Z output

CMOS VLSI DesignSlide 27 Tristate Inverter  Tristate inverter produces restored output –Violates conduction complement rule –Because we want a Z output

CMOS VLSI DesignSlide 28 Multiplexers  2:1 multiplexer chooses between two inputs SD1D0Y 0X0 0X1 10X 11X

CMOS VLSI DesignSlide 29 Multiplexers  2:1 multiplexer chooses between two inputs SD1D0Y 0X00 0X11 10X0 11X1

CMOS VLSI DesignSlide 30 Gate-Level Mux Design   How many transistors are needed?

CMOS VLSI DesignSlide 31 Gate-Level Mux Design   How many transistors are needed? 20

CMOS VLSI DesignSlide 32 Transmission Gate Mux  Nonrestoring mux uses two transmission gates

CMOS VLSI DesignSlide 33 Transmission Gate Mux  Nonrestoring mux uses two transmission gates –Only 4 transistors

CMOS VLSI DesignSlide 34 Inverting Mux  Inverting multiplexer –Use compound AOI22 –Or pair of tristate inverters –Essentially the same thing  Noninverting multiplexer adds an inverter

CMOS VLSI DesignSlide 35 D Latch  When CLK = 1, latch is transparent –D flows through to Q like a buffer  When CLK = 0, the latch is opaque –Q holds its old value independent of D  a.k.a. transparent latch or level-sensitive latch

CMOS VLSI DesignSlide 36 D Latch Design  Multiplexer chooses D or old Q

CMOS VLSI DesignSlide 37 D Latch Operation

CMOS VLSI DesignSlide 38 D Flip-flop  When CLK rises, D is copied to Q  At all other times, Q holds its value  a.k.a. positive edge-triggered flip-flop, master-slave flip-flop

CMOS VLSI DesignSlide 39 D Flip-flop Design  Built from master and slave D latches

CMOS VLSI DesignSlide 40 D Flip-flop Operation

CMOS VLSI DesignSlide 41 Race Condition  Back-to-back flops can malfunction from clock skew –Second flip-flop fires late (if no clock skew, CLK1 and CLK2 should arrive at the the same time) sees first flip-flop change and captures its result –Called hold-time failure or race condition

CMOS VLSI DesignSlide 42 Nonoverlapping Clocks  Nonoverlapping clocks can prevent races –As long as nonoverlap exceeds clock skew –Industry manages skew more carefully instead

CMOS VLSI DesignSlide 43 Gate Layout  Layout can be very time consuming –Design gates to fit together nicely –Build a library of standard cells  Standard cell design methodology –V DD and GND should abut (standard height) and often called supply rails –Adjacent gates should satisfy design rules –nMOS at bottom and pMOS at top –All gates include well and substrate contacts

CMOS VLSI DesignSlide 44 Example: Inverter

CMOS VLSI DesignSlide 45 Example: NAND3  Horizontal N-diffusion and p-diffusion strips  Vertical polysilicon gates  Metal1 V DD rail at top  Metal1 GND rail at bottom  32 by 40

CMOS VLSI DesignSlide 46 Stick Diagrams  Stick diagrams help plan layout quickly –Need not be to scale –Draw with color pencils or dry-erase markers

CMOS VLSI DesignSlide 47 Wiring Tracks  A wiring track is the space required for a wire –4 width, 4 spacing from neighbor = 8 pitch  Transistors also consume one wiring track

CMOS VLSI DesignSlide 48 Well spacing  Wells must surround transistors by 6 –Implies 12 between opposite transistor flavors –Leaves room for one wire track

CMOS VLSI DesignSlide 49 Area Estimation  Estimate area by counting wiring tracks –Multiply by 8 to express in

CMOS VLSI DesignSlide 50 Example: O3AI  Sketch a stick diagram for O3AI and estimate area –

CMOS VLSI DesignSlide 51 Example: O3AI  Sketch a stick diagram for O3AI and estimate area –

CMOS VLSI DesignSlide 52 Example: O3AI  Sketch a stick diagram for O3AI and estimate area –

CMOS VLSI DesignSlide 53 HW#2 Due: September 11 class time No late homework accepted Exercises: 1.8, 1.9, 1.11, 1.12, 1.18