Kay Rehlich xTCA RT2012 MicroTCA.4 Timing Distribution and Power Supply Issues.

Slides:



Advertisements
Similar presentations
XFEL 2D Pixel Clock and Control System. 2 OUTLINE June meeting at DESY June meeting at DESY C&C Hardware structure C&C Hardware structure C&C Firmware.
Advertisements

XFEL Meeting, Hamburg September 2010 Erdem Motuk, Martin Postranecky, Matt Warren, Matthew Wing XFEL 2D Pixel Clock and Control System.
Controller Tests Stephen Kaye Controller Test Motivation Testing the controller before the next generation helps to shake out any remaining.
FC7 AMC FMC carrier for CMS
Digital RF Stabilization System Based on MicroTCA Technology - Libera LLRF Robert Černe May 2010, RT10, Lisboa
26-Sep-11 1 New xTCA Developments at SLAC CERN xTCA for Physics Interest Group Sept 26, 2011 Ray Larsen SLAC National Accelerator Laboratory New xTCA Developments.
8xADC AMC board Tomasz Klonowski Warsaw University of Technology PERG – ISE
A scalable DAQ system using the DRS4 sampling chip H.Friederich 1, G.Davatz 1, U.Hartmann 2, A.Howard 1, H.Meyer 1, D.Murer 1, S.Ritt 2, N.Schlumpf 2 1.
2D Detectors DAQ Overview 2D detectors are organized as tiles providing 10G Ethernet serialized portions of the full.
PALM-3000 P3K FPDP Carrier Board Review Dean Palmer Building 318, Room 125 November 10, :00 am – 12:00 pm.
Digital CFEB Prototype Plans 1 B. Bylsma, CSC Upgrade Workshop, Ohio State Univ., April 23-24, 2010 Ben Bylsma The Ohio State University.
A compact, low power digital CDS CCD readout system.
LCLS-II Injector LLRF System – MicroTCA Based Design Zheqiao Geng 6/4/2012.
U niversity of S cience and T echnology of C hina Design for Distributed Scheme of WCDA Readout Electronics CAO Zhe University of Science and Technology.
A Serializer ASIC for High Speed Data Transmission in Cryogenic and HiRel Environment Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group.
Power Supply Controller Architecture
Synchronous Device Interface at NSLS-II Yuke Tian Control Group, NSLS-II, BNL (May 1, 2009 EPICS Collaboration Meeting, Vancouver)
Electronics for PS and LHC transformers Grzegorz Kasprowicz Supervisor: David Belohrad AB-BDI-PI Technical student report.
Trigger Supervisor (TS) J. William Gu Data Acquisition Group 1.TS position in the system 2.First prototype TS 3.TS functions 4.TS test status.
Telefunken LVDS/M-LVDS as an alternative to RS-485/422.
Calorimeter upgrade meeting - Wednesday, 11 December 2013 LHCb Calorimeter Upgrade : CROC board architecture overview ECAL-HCAL font-end crate  Short.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
SODA: Synchronization Of Data Acquisition I.Konorov  Requirements  Architecture  System components  Performance  Conclusions and outlook PANDA FE-DAQ.
Low charge button and stripline BPM electronics based on MicroTCA Bastian Lorbeer, DESY, MDI DITANET workshop CERN, 17 January, 2012 Development status.
Stefano russo Universita’ di Napoli Federico II & INFN Km3Net meeting Pylos 16–19/4/2007 The NEMO DAQ electronics: Actual characteristics and new features.
Understanding Data Acquisition System for N- XYTER.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser Dariusz Makowski, Technical University of Łódź LLRF review, DESY, 3-4 December 2007 Advanced.
Status of the Beam Phase and Intensity Monitor for LHCb Richard Jacobsson Zbigniew Guzik Federico Alessio TFC Team: Motivation Aims Overview of the board.
Presentation for the Exception PCB February 25th 2009 John Coughlan Ready in 2013 European X-Ray Free Electron Laser XFEL DESY Laboratory, Hamburg Next.
1 Timo Korhonen PSI 1. Concepts revisited…again 3. New (Diamond) cards features and status 4. EPICS interface 5. Conclusions SLS & Diamond Timing System.
SPD Control Board 16th February SPD Control Board (VFE control and SPD multiplicity) VFE’s control (I2C communication: SDA,SCL; clock; reset/trigger.
Slide ‹Nr.› l © 2015 CommAgility & N.A.T. GmbH l All trademarks and logos are property of their respective holders CommAgility and N.A.T. CERN/HPC workshop.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser Communication in ATCA-LLRF System LLRF Review, DESY, December 3rd, 2007 Communication in.
HBD FEE test result summary + production schedule 16mv test pulse result –5X attenuator + 20:1 resistor divider at input (to reduce the noise on the test.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser XFEL-LLRF-ATCA Meeting, 3-4 December 2007 Communication in ATCA-LLRF System Presenter:
Frank Ludwig, DESY Content : 1 Stability requirements for phase and amplitude for the XFEL 2 Next LLRF system for optimized detector operation 3 Limitations.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser 1 Frank Ludwig, DESY XFEL-LLRF-ATCA Meeting, 3-4 December 2007 Downconverter Cavity Field.
Acquisition Crate Design BI Technical Board 26 August 2011 Beam Loss Monitoring Section William Vigano’ 26 August
PSI - 11 Feb The Trigger System of the MEG Experiment Marco Grassi INFN - Pisa On behalf of D. Nicolò F. Morsani S. Galeotti.
ERC - Elementary Readout Cell Miguel Ferreira 18 th April 2012
FEC electronicsRD-51 mini week, CERN, Sept Towards the scalable readout system: FEC electronics for APV25, AFTER and Timepix J.
Intensity measurements using TRIC Juan Carlos Allica On behalf of: M. Andersen, D. Belohrad, L. Jensen, F. Lenardon, A. Monera, L. Søby 1.
Offering the freedom to design solutions Sundance OEM Solution.
A high speed serializer ASIC for ATLAS Liquid Argon calorimeter upgrade Tiankuan Liu On behalf of the ATLAS Liquid Argon Calorimeter Group Department of.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser DESY Status and Possible Controls Contributions to the ILC Kay Rehlich.
XTCA Workshop Topic Suggestions Ray Larsen, SLAC TWEPP 2010 Workshop Aachen, Germany September 22, 2010.
Consideration of the LAr LDPS for the MM Trigger Processor Kenneth Johns University of Arizona Block diagrams and some slides are edited from those of.
DHH Status Igor Konorov TUM, Physics Department, E18 PXD DAQ workshop Münzenberg –June 9-10, 2011.
Possible LLRF Configuration in ILC Sigit Basuki Wibowo LLRF Workshop, Shanghai - Nov 5, 2015.
FLASH Free Electron Laser in Hamburg Status of the FLASH Free Electron Laser Control System Kay Rehlich DESY Outline: Introduction Architecture Future.
Firmware and Software for the PPM DU S. Anvar, H. Le Provost, Y.Moudden, F. Louis, E.Zonca – CEA Saclay IRFU – Amsterdam/NIKHEF, 2011 March 30.
Backplanes for Analog Modular Cameras EVO meeting. March 14 th,
29/05/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
E. Hazen1 MicroTCA for HCAL and CMS Review / Status E. Hazen - Boston University for the CMS Collaboration.
E. Hazen -- xTCA IG1 AMC13 Project Status E. Hazen - Boston University for the CMS Collaboration.
Krzysztof Czuba, ISE, Warsaw ATCA - LLRF project review, DESY, Dec , XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser Master Oscillator.
XFEL The European X-Ray Laser Project X-Ray Free-Electron Laser Dariusz Makowski, Technical University of Łódź, DMCS ATCA LLRF project review, DESY, 3-4.
MicroTCA Development and Status
Testing PCI Express Generation 1 & 2 with the RTO Oscilloscope
AMC13 Project Status E. Hazen - Boston University
DAQ and TTC Integration For MicroTCA in CMS
The White Rabbit MCH Javier Serrano on behalf of Tomasz Włostowski
Ewald Effinger, Bernd Dehning
New xTCA Developments at SLAC
MicroTCA Common Platform For CMS Working Group
MTCA.4 Based Local Oscillator and Clock Generation Module for the European XFEL. Uroš Mavrič on Behalf of the MSK Group / DESY and ISE / Technical University.
Electronics requirements for special diagnostics for the XFEL
2nd MTCA Workshop for Industry and Research
Commodity Flash ADC-FPGA Based Electronics for an
Digital platform for nBLM
Presentation transcript:

Kay Rehlich xTCA RT2012 MicroTCA.4 Timing Distribution and Power Supply Issues

MicroTCA.4 Timing Distribution Outline 2 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 MicroTCA.4 connectivity: Precision clocks Bussed clocks and triggers PCIe, Ethernet, SRIO Point-to-point links Power supply issues Noise measurements Grounding Conclusions

MicroTCA.4 Timing Distribution 3 Motivation 3 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 Backplane Ethernet To Timing Distribution

MicroTCA.4 Timing Distribution MTCA.4: Connectivity 4 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT radial clocks per AMC: low jitter, configurable direction 2 radial clocks per AMC: low jitter, configurable direction 8 bussed M-LVDS lines: triggers, clocks and interlocks 8 bussed M-LVDS lines: triggers, clocks and interlocks Backplane Ethernet (1) and PCIe (4) Point-2-point: SATA (2) FPGA-2-FPGA (4) Point-2-point: SATA (2) FPGA-2-FPGA (4) Point-2-point: SATA (2) FPGA-2-FPGA (4) Point-2-point: SATA (2) FPGA-2-FPGA (4) Termination

MicroTCA.4 Timing Distribution 5 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012

MicroTCA.4 Timing Distribution Clock, Gate, Trigger and Interlock Lines Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 Radial clocks Point-to-point High precision Both ends terminated Bi-directional Multi-Point LVDS, 8 lines Can be used for: Clocks Triggers Interlocks Data transfer (FPGA-2-FPGA) All AMCs can be Receiver, Transmitter, or disabled … 6

MicroTCA.4 Timing Distribution Radial Clocks 7 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 Backplane AMC k sender MCH... Crosspoint Switch AMC n receiver AMC m receiver Clock Gen. Clock Gen.... Point-to-point High precision (some ps jitter) Both ends terminated Any AMC can be sender With one MCH: TCLKA and TCLKB usable FCLK for PCIe Low jitter MCH in preparation ADC

MicroTCA.4 Timing Distribution 8 M-LVDS Lines: Trigger & Gate Distribution 8 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 Backplane AMC k sender... AMC n receiver AMC m receiver Trigger Gen. Trigger Gen.... FPGA L H H One AMC is Master per line Other AMCs can receive All differential lines are terminated on both ends of the backplane

MicroTCA.4 Timing Distribution 8 M-LVDS Lines: Interlock Distribution 9 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 Backplane AMC k sender... AMC n Sender/receiver AMC m receiver Interlock Gen. Interlock Gen.... FPGA H Interlock Gen. Interlock Gen. H AMC can be Driver only AMC can be Receiver only AMC can be Driver and Receiver

MicroTCA.4 Timing Distribution 8 M-LVDS Lines: Data Distribution 10 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 Backplane AMC k sender... AMC m receiver FPGA Data Gen. Data Gen. Data Clock Data Clock D0D1D2D3 Data Clock: e.g. 108 MHz Other AMCs can receive For lower speeds one single diff. line is enough

MicroTCA.4 Timing Distribution Point-to-Point Communication Links 11 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 Backplane AMC k AMC m FPGA Rx Tx Bi-directional ports Several Gbps speed Rx Tx FPGA

MicroTCA.4 Timing Distribution Clock and Trigger Transmission 12 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 LVDS M-LVDS Trigger distribution Radial Clock distribution Transition times: 1 ns Rate: <= 500 Mbps Rate: <= 2 Gbps

MicroTCA.4 Timing Distribution M-LVDS Specs 13 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 Drives: 100 Ohm 2 * 100 Ohm parallel termination Required for Interlocks (wired-or)

MicroTCA.4 Timing Distribution XFEL Timing System: 1. Prototype New timing system Fiber optic links 1.3GHz with drift compensation AMC prototype is receiver and transmitter ps stability (< 5ps RMS) Clock, trigger and event distribution 14 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT GHz Clock Data

MicroTCA.4 Timing Distribution A Timing System to Sync the Overall Facility Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT Receiver Switch Divider 8 line M-LVDS 4* RJ45: 4 * LVDS I/O 9 * LVDS Out FPGA 3 channel transmitter piggyback PCIe Ext. 1.3 GHz ref clock in Optional RTM: 9 transmitters, triggers or clocks TCLKA, TCLKB IN OUT OUT OUT Fiber optics PCB: In Progress Piggyback: ready

MicroTCA.4 Timing Distribution Signal Quality and Power Supplies 16 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012

MicroTCA.4 Timing Distribution MicroTCA Analog Performance 17 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 ADC With RTM: RMS= 5.86 bits ENOB ~ 11.5 w/o RTM: RMS= 4.9 bits ENOB ~ 11.7 Open transformer: RMS= 67.7 μV 2.22 bits ENOB ~ 12.7 SIS8900 RTM SIS bit ADC

MicroTCA.4 Timing Distribution Grounding 18 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT Volt in = ≈ ADC Linear reg. 12 Volt DC DC/DC chassis ≈ AMC

MicroTCA.4 Timing Distribution Understanding Distortions 19 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 © Frank Ludwig, DESY

MicroTCA.4 Timing Distribution SIS8300 ADC with 1.3 GHz Down Converter 20 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 Frequency spectrum with bad power supplyFrequency spectrum with good power supply

MicroTCA.4 Timing Distribution 600 W Just ready 1200 W in 2012 Managed Power Supplies 21 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012 new Ready this Aug. Noisy 48 V DC in © Wiener

MicroTCA.4 Timing Distribution Conclusions MicroTCA.4 offers a variety of connectivity Radial switched clocks Bussed signaling for triggers and data Point-to-point links MicroTCA.4 provides very clean data acquisition One power supply only showed high frequency noise o Excellent performance with fast 16 bit ADCs 22 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012

MicroTCA.4 Timing Distribution Thank you! 23 Kay Rehlich, DESY (FLASH + XFEL Controls) MTCA.4 Timing Distribution, xTCA RT2012