Delivering Success. Modeling 32 V Asymmetric LDMOS Using Aurora and Hspice Level 66 By Alhan Farhanah, Mohd Shahrul Amran, Albert Victor Kordesch Device.

Slides:



Advertisements
Similar presentations
MICROWAVE FET Microwave FET : operates in the microwave frequencies
Advertisements

Physical structure of a n-channel device:
Digital Integrated Circuits© Prentice Hall 1995 Devices Jan M. Rabaey The Devices.
EE466: VLSI Design Lecture 02 Non Ideal Effects in MOSFETs.
Department of EECS University of California, Berkeley EECS 105 Fall 2003, Lecture 12 Lecture 12: MOS Transistor Models Prof. Niknejad.
Introduction to CMOS VLSI Design Lecture 3: CMOS Transistor Theory David Harris Harvey Mudd College Spring 2004.
Introduction to CMOS VLSI Design Lecture 5 CMOS Transistor Theory
Introduction to CMOS VLSI Design MOS Behavior in DSM.
VLSI Design CMOS Transistor Theory. EE 447 VLSI Design 3: CMOS Transistor Theory2 Outline Introduction MOS Capacitor nMOS I-V Characteristics pMOS I-V.
Lecture 11: MOS Transistor
VLSI Design EE213 VLSI DesignStephen Daniels 2003 R Vss R Vo Inverter : basic requirement for producing a complete range of Logic circuits.
General Overview of Modelling and Test Methodology of HV MOSFET J Rhayem, B Desoete, S. Frere, R. Gillon AMIS Semiconductor Belgium BVBA Westerring 15,
Introduction to VLSI Circuits and Systems, NCUT 2007 Chapter 6 Electrical Characteristic of MOSFETs Introduction to VLSI Circuits and Systems 積體電路概論 賴秉樑.
Introduction to CMOS VLSI Design Lecture 3: CMOS Transistor Theory
Digital Integrated Circuits A Design Perspective
Reading: Finish Chapter 6
Week 9a OUTLINE MOSFET ID vs. VGS characteristic
Chap. 5 Field-effect transistors (FET) Importance for LSI/VLSI –Low fabrication cost –Small size –Low power consumption Applications –Microprocessors –Memories.
Introduction to CMOS VLSI Design Nonideal Transistors.
Lecture 2: CMOS Transistor Theory
© Digital Integrated Circuits 2nd Devices VLSI Devices  Intuitive understanding of device operation  Fundamental analytic models  Manual Models  Spice.
Lecture 3: CMOS Transistor Theory
Semiconductor Devices III Physics 355. Transistors in CPUs Moore’s Law (1965): the number of components in an integrated circuit will double every year;
Extension for High-Voltage Lateral DMOS Transistors
Digital Integrated Circuits© Prentice Hall 1995 Introduction The Devices.
ECE 342 Electronic Circuits 2. MOS Transistors
MOS Capacitors MOS capacitors are the basic building blocks of CMOS transistors MOS capacitors distill the basic physics of MOS transistors MOS capacitors.
1 The Physical Structure (NMOS) Field Oxide SiO2 Gate oxide Field Oxide n+ Al SiO2 Polysilicon Gate channel L P Substrate D S L W (D) (S) Metal n+ (G)
© Digital Integrated Circuits 2nd Devices Digital Integrated Circuits A Design Perspective The Devices Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic.
The Devices Digital Integrated Circuit Design Andrea Bonfanti DEIB
© Digital Integrated Circuits 2nd Devices Digital Integrated Circuits A Design Perspective The Devices Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic.
Jan M. Rabaey The Devices Digital Integrated Circuits© Prentice Hall 1995 Introduction.
Chapter 5: Field Effect Transistor
1 Metal-Oxide-Semicondutor FET (MOSFET) Copyright  2004 by Oxford University Press, Inc. 2 Figure 4.1 Physical structure of the enhancement-type NMOS.
THE INVERTERS. DIGITAL GATES Fundamental Parameters l Functionality l Reliability, Robustness l Area l Performance »Speed (delay) »Power Consumption »Energy.
1 Slides adapted from: N. Weste, D. Harris, CMOS VLSI Design, © Addison-Wesley, 3/e, 2004 MOS Transistor Theory.
Introduction to FinFet
Chapter 11 Field effect Transistors: Operation, Circuit, Models, and Applications Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction.
Qualitative Discussion of MOS Transistors. Big Picture ES230 – Diodes – BJT – Op-Amps ES330 – Applications of Op-Amps – CMOS Analog applications Digital.
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – Lab 7 MOSFET Parameters.
The George Washington University School of Engineering and Applied Science Department of Electrical and Computer Engineering ECE122 – Lab 7 MOSFET Parameters.
1 Fundamentals of Microelectronics  CH1 Why Microelectronics?  CH2 Basic Physics of Semiconductors  CH3 Diode Circuits  CH4 Physics of Bipolar Transistors.
1 The Physical Structure (NMOS) Field Oxide SiO2 Gate oxide Field Oxide n+ Al SiO2 Polysilicon Gate channel L P Substrate D S L W (D) (S) Metal n+ (G)
EE141 © Digital Integrated Circuits 2nd Devices 1 Digital Integrated Circuits A Design Perspective The Devices Jan M. Rabaey Anantha Chandrakasan Borivoje.
1 Chapter 5. Metal Oxide Silicon Field-Effect Transistors (MOSFETs)
HW (Also, use google scholar to find one or two well cited papers on symmetric models of MOSFET, and quickly study them.)
Digital Integrated Circuits© Prentice Hall 1995 Devices Jan M. Rabaey The Devices.
Minimization in variation of output characteristics of a SOI MOS due to Self Heating Sahil M. BansalD.Nagchaudhuri B.E. Final Year, Professor, Electronics.
Device models Mohammad Sharifkhani.
MOSFET Placing an insulating layer between the gate and the channel allows for a wider range of control (gate) voltages and further decreases the gate.
CMOS VLSI Design CMOS Transistor Theory
Introduction to CMOS VLSI Design Lecture 4: CMOS Transistor Theory David Harris Harvey Mudd College Spring 2007.
Introduction to CMOS VLSI Design CMOS Transistor Theory
ECE 333 Linear Electronics
Chapter 6 The Field Effect Transistor
MOSFET The MOSFET (Metal Oxide Semiconductor Field Effect Transistor) transistor is a semiconductor device which is widely used for switching and amplifying.
Lecture 20 OUTLINE The MOSFET (cont’d) Qualitative theory
積體電路元件與製程 半導體物理 半導體元件 PN junction CMOS 製程 MOS 元件.
Field effect Transistors: Operation, Circuit, Models, and Applications
Notes on Diodes 1. Diode saturation current:  
Week 9a OUTLINE MOSFET ID vs. VGS characteristic
Reading: Finish Chapter 17,
The MOS Transistors, n-well
Week 9a OUTLINE MOSFET ID vs. VGS characteristic
Lecture #17 (cont’d from #16)
Lecture 20 OUTLINE The MOSFET (cont’d) Qualitative theory
CP-406 VLSI System Design CMOS Transistor Theory
Thermal Modeling for Modern VLSI Circuits
Lecture #15 OUTLINE Diode analysis and applications continued
Lecture #16 OUTLINE MOSFET ID vs. VGS characteristic
Presentation transcript:

Delivering Success. Modeling 32 V Asymmetric LDMOS Using Aurora and Hspice Level 66 By Alhan Farhanah, Mohd Shahrul Amran, Albert Victor Kordesch Device Modeling Department, SILTERRA Malaysia Sdn. Bhd. 2007

Delivering Success. ESSDERC 2007 MUNICH 2 Outline Aurora and HSPICE Level 66 Background 32V Asymmetric HV MOS Background Modeling Flow for Asymmetric HV MOS Results and Discussion Self Heating Effect in HV MOS Conclusion

Delivering Success. ESSDERC 2007 MUNICH 3 Aurora and HSPICE Level 66 Background Aurora oproduct of Synopsys Inc for Modeling. oBeside HSPICE Level 66, Aurora also offers all types of models that normally offered by other products. Contends for the modeling and SPICE simulation of digital CMOS, analog and RF circuit that operates up to 100V.

Delivering Success. ESSDERC 2007 MUNICH 4 Aurora and HSPICE Level 66 Background (cont’d) HSPICE Level 66 is a proprietary product of Synopsys. HSPICE Level 66 model oself heating, forward and reverse mode, asymmetric parasitic, and bias dependent RDS- based on BSIM4 oprimarily targets for LDMOS (Lateral Double Diffused MOSFET) and EDMOS (Extended Drain MOSFET) device technologies.

Delivering Success. ESSDERC 2007 MUNICH 5 32V Asymmetric HV MOS Background (cont’d) Structure

Delivering Success. ESSDERC 2007 MUNICH 6 Modeling Flow For Asymmetric HV MOS Golden Die Asymmetric Behavior Checking DC Measurement AC Measurement Aurora Extraction And Optimization Hspice Simulation

Delivering Success. ESSDERC 2007 MUNICH 7 Modeling Flow For Asymmetric HV MOS (cont’d) Asymmetric Behavior Checking Purpose - check the asymmetric effect of the transistor. Measurement - swapping the bias voltage of source and drain for each measurement. Compare IdVd curve for forward and reverse mode measurement.

Delivering Success. ESSDERC 2007 MUNICH 8 Long Channel Device (W/L=25u/25u) Almost similar ID Modeling Flow For Asymmetric HV MOS (cont’d) Asymmetric Behavior Checking +++ forward mode ___ reverse mode

Delivering Success. ESSDERC 2007 MUNICH 9 Asymmetric Behavior Checking Short Channel Device (W/L=25u/4.25u) Significant ID decrease +++ forward mode ___ reverse mode VGS

Delivering Success. ESSDERC 2007 MUNICH 10 The results showed that shorter length device exhibits quite significant Id decrease for reverse mode measurement while the long channel device exhibits almost similar Id curve for both modes of measurement Modeling Flow For Asymmetric HV MOS (cont’d)

Delivering Success. ESSDERC 2007 MUNICH 11 Modeling Flow For Asymmetric HV MOS (cont’d) DC Measurement Measurements: Vdd with different Vb Vdd with different Vb with different Vg Vb with different Vg Before measuring all the modeling devices, Wide Width and small Length transistor with different back biases and different temperatures must be evaluated first

Delivering Success. ESSDERC 2007 MUNICH 12 To properly model the effect of asymmetric, the modeling structure for CV need to be designed with extra structures compare to symmetric structure. All the CV modeling structures need to be separated into 2 different structures: o Source design rule o Drain design rule. Thus, the CV measurement for asymmetric transistor is almost double compare to symmetric transistor. Modeling Flow For Asymmetric HV MOS (cont’d) CV Measurement

Delivering Success. ESSDERC 2007 MUNICH 13 Extraction strategy – almost similar to BSIM4 The preferred mobility model in Level 66 oMOBMOD=0 Source and Drain parameters are not equal. e.g RSW and RDW, RSWMIN and RDWMIN Both drain side and source side bias dependence parameters of LDD resistance can be optimized. Modeling Flow For Asymmetric HV MOS (cont’d) Extraction and Optimization

Delivering Success. ESSDERC 2007 MUNICH 14 Modeling Flow For Asymmetric HV MOS (cont’d) Extraction and Optimization There are reverse mode parameters available for optimization i.e ETA0I, ETABI, DSUBI oToo many of these parameters are not encouraged. Self heating effect can be turned on by setting SHMOD=1 and RTH0>0. oStrongly advised to set TSHFLAG=1 during the optimization - internal approximation of self heating effect will be used during the optimization. Hence, the speed of the optimization is significantly improved. In the final step, the optimization can be refined by setting TSHFLAG=0. When self heating is turned on, the temperature parameters need to be extracted as much as possible before we do extraction for saturation region parameters.

Delivering Success. ESSDERC 2007 MUNICH 15 Modeling Flow For Asymmetric HV MOS (cont’d) Extraction and Optimization Disadvantages of Level 66 model: Slower model evaluation -includes internal nodes (solver need to be invoked for every bias point) There is no reliable way to extract thermal capacitance. Thus, we need to develop a method to include thermal time constant in our model.

Delivering Success. ESSDERC 2007 MUNICH 16 Results and Discussion W/L = 25um/25um +++ Meas ___ Model

Delivering Success. ESSDERC 2007 MUNICH 17 Results and Discussion (cont’d) W/L = 25um/4.25um +++ Meas ___ Model

Delivering Success. ESSDERC 2007 MUNICH 18 Results and Discussion (cont’d) W/L = 25um/25um +++ Meas ___ Model

Delivering Success. ESSDERC 2007 MUNICH 19 Results and Discussion (cont’d) W/L = 25um/4.25um +++ Meas ___ Model

Delivering Success. ESSDERC 2007 MUNICH 20 Results and Discussion (cont’d) Idsat (uA/um)

Delivering Success. ESSDERC 2007 MUNICH 21 Results and Discussion (cont’d) Vth (V)

Delivering Success. ESSDERC 2007 MUNICH 22 Results and Discussion (cont’d) +++ Meas ___ Model

Delivering Success. ESSDERC 2007 MUNICH 23 Results and Discussion (cont’d) +++ Meas ___ Model

Delivering Success. ESSDERC 2007 MUNICH 24 Results and Discussion (cont’d) In this paper, IdVg and IdVd curves for 25um/25um and 25um/4.25um have been used to demonstrate model accuracy. The model also correctly simulates self heating effect The model scalability (across W and L) also showed a good agreement with measurement data. Less than 5%. The accuracy of the AC behavior is excellent. Less than 1%.

Delivering Success. ESSDERC 2007 MUNICH 25 Self Heating Effect in HV MOSFET HPWELL N-DRIFT POLY STI N+ STI P+ P-Sub N-DRIFT N+ STI HEAT Gate Source Drain If P is moderate(mW), self heating is not severe since it reach its thermal equilibrium with its environment

Delivering Success. ESSDERC 2007 MUNICH 26 Experimental setup VGVG 4.7  F 50  VDVD oscilloscope V DD Pulse Gen Self Heating Effect in HV MOSFET (cont’d)

Delivering Success. ESSDERC 2007 MUNICH 27 Dynamic response of HV NMOS to typical gate pulse VGVG VDVD Self Heating Effect in HV MOSFET (cont’d)

Delivering Success. ESSDERC 2007 MUNICH 28 Self Heating Effect in HV MOSFET (cont’d) R TH extraction R TH will be extracted from Aurora by fitting the data for W=25um and different L. set SHMOD=1 and RTH0>0. This is to ensure that the R TH can be scaled with L.

Delivering Success. ESSDERC 2007 MUNICH 29 Transient drain-current characteristics of HV NMOS Due to SHE

Delivering Success. ESSDERC 2007 MUNICH 30 Time constant for self heating of HV NMOS

Delivering Success. ESSDERC 2007 MUNICH 31 Self Heating Effect in HV MOSFET (cont’d) Extracted time constant and C TH Time constant is extracted from : y = e x where thermal time constant, R TH C TH = 1/ = us From Aurora extraction R TH = 6.85E-03 mºC/W Hence the extracted thermal capacitance: C TH = 18.32us/R TH = 2.67E-03 (W*sec)/ mºC

Delivering Success. ESSDERC 2007 MUNICH 32 Conclusion Modeling strategies for 32V asymmetric HV MOSFET using Aurora and HSPICE level 66 has been presented Model shows: oExcellent DC IV results for entire DC bias range oExcellent behavior of junction capacitances Model scalability (across W and L) also showed good agreement with measurement data. Less than 5% Correctly simulate SHE Extraction of Thermal resistance and capacitance by Pulsed gate measurement

Delivering Success. ESSDERC 2007 MUNICH 33 Thank You