Solid State Electronic Devices Ch. 5. Junctions Prof. Yun-Heub Song.

Slides:



Advertisements
Similar presentations
MICROELECTROMECHANICAL SYSTEMS ( MEMS )
Advertisements

6.1 Transistor Operation 6.2 The Junction FET
FABRICATION PROCESSES
1 Chapter 5-1. PN-junction electrostatics You will also learn about: Poisson’s Equation Built-In Potential Depletion Approximation Step-Junction Solution.
Chapter 6-1. PN-junction diode: I-V characteristics
CHAPTER 4 CONDUCTION IN SEMICONDUCTORS
CHAPTER 8: THERMAL PROCESS (continued). Diffusion Process The process of materials move from high concentration regions to low concentration regions,
Lecture #5 OUTLINE Intrinsic Fermi level Determination of E F Degenerately doped semiconductor Carrier properties Carrier drift Read: Sections 2.5, 3.1.
Semiconductor Device Physics Lecture 3 Dr. Gaurav Trivedi, EEE Department, IIT Guwahati.
1 Microelectronics Processing Course - J. Salzman - Jan Microelectronics Processing Oxidation.
ECE 4339: Physical Principles of Solid State Devices
C H A P T E R 03 Semiconductors
Integrated Circuit Devices
Conduction in Metals Atoms form a crystal Atoms are in close proximity to each other Outer, loosely-bound valence electron are not associated with any.
Semiconductor Physics - 1Copyright © by John Wiley & Sons 2003 Review of Basic Semiconductor Physics.
Lecture 15, Slide 1EECS40, Fall 2004Prof. White Lecture #15 OUTLINE The pn Junction Diode -- Uses: Rectification, parts of transistors, light-emitting.
Week 10a – Introduction to Semiconductors and Diodes
Department of EECS University of California, Berkeley EECS 105 Fall 2003, Lecture 9 Lecture 9: PN Junctions Prof. Niknejad.
Lecture 7: IC Resistors and Capacitors
MSE-630 Dopant Diffusion Topics: Doping methods Resistivity and Resistivity/square Dopant Diffusion Calculations -Gaussian solutions -Error function solutions.
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #5.
Device Fabrication Example
EE415 VLSI Design The Devices: Diode [Adapted from Rabaey’s Digital Integrated Circuits, ©2002, J. Rabaey et al.]
Chapter 8 Ion Implantation Instructor: Prof. Masoud Agah
ECE/ChE 4752: Microelectronics Processing Laboratory
Chapter 8 Ion Implantation
CS/EE 6710 CMOS Processing. N-type Transistor + - i electrons Vds +Vgs S G D.
Fabrication of Active Matrix (STEM) Detectors
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #2. Chip Fabrication  Silicon Ingots  Wafers  Chip Fabrication Steps (FEOL, BEOL)  Processing Categories 
Drift and Diffusion Current
Integrated Circuit Devices Professor Ali Javey Summer 2009 Fabrication Technology.
Gas-to Solid Processing surface Heat Treating Carburizing is a surface heat treating process in which the carbon content of the surface of.
SEMINAR ON IC FABRICATION MD.ASLAM ADM NO:05-125,ETC/2008.
SEMINAR PRESENTATION ON IC FABRICATION PROCESS
ENE 311 Lecture 9.
SILICON DETECTORS PART I Characteristics on semiconductors.
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #3. Diffusion  Introduction  Diffusion Process  Diffusion Mechanisms  Why Diffusion?  Diffusion Technology.
ECEE 302: Electronic Devices
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #4. Ion Implantation  Introduction  Ion Implantation Process  Advantages Compared to Diffusion  Disadvantages.
Top Down Manufacturing
Top Down Method Etch Processes
Empirical Observations of VBR
Introduction EE1411 Manufacturing Process. EE1412 What is a Semiconductor? Low resistivity => “conductor” High resistivity => “insulator” Intermediate.
Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 3, slide 1 Introduction to Electronic Circuit Design.
IC Processing. Initial Steps: Forming an active region Si 3 N 4 is etched away using an F-plasma: Si3dN4 + 12F → 3SiF 4 + 2N 2 Or removed in hot.
ISAT 436 Micro-/Nanofabrication and Applications Photolithography David J. Lawrence Spring 2004.
Junction Formation The position of the junction for a limited source diffused impurity in a constant background is given by The position of the junction.
MOS Device Physics and Designs Chap. 3 Instructor: Pei-Wen Li Dept. of E. E. NCU 1 Chap 3. P-N junction  P-N junction Formation  Step PN Junction  Fermi.
Many solids conduct electricity
Etching: Wet and Dry Physical or Chemical.
Lecture 9.0 Silicon Oxidation/Diffusion/Implantation.
CHAPTER 4: P-N JUNCTION Part I.
CMOS FABRICATION.
Slide 1EE40 Fall 2007Prof. Chang-Hasnain EE40 Lecture 32 Prof. Chang-Hasnain 11/21/07 Reading: Supplementary Reader.
President UniversityErwin SitompulSDP 3/1 Dr.-Ing. Erwin Sitompul President University Lecture 3 Semiconductor Device Physics
CSE251 CSE251 Lecture 2 and 5. Carrier Transport 2 The net flow of electrons and holes generate currents. The flow of ”holes” within a solid–state material.
P – n junction Prof.Dr.Beşire GÖNÜL.  the basic element of all bipolar devices. >photodiode, light sensitive diode, >LED- ligth emitting diode, >laser.
Doping. 고려대학교 Center for MNB Sensor Technology 166.
서강대학교 기계공학과 최범규(Choi, Bumkyoo)
CMOS Fabrication CMOS transistors are fabricated on silicon wafer
Etching Processes for Microsystems Fabrication
Lecture #14 OUTLINE Midterm #1 stats The pn Junction Diode
Lecture-12 P-N Junction • Fabrication of a p-n junction
Chapter 8 Ion Implantation
Einstein Relation—the relation between  and D
4.4.6 Gradients in the Quasi-Fermi Levels
Chapter 1 – Semiconductor Devices – Part 2
Lecture 3 OUTLINE Semiconductor Basics (cont’d) PN Junction Diodes
IC AND NEMS/MEMS PROCESSES
Basic Planar Process 1. Silicon wafer (substrate) preparation
Presentation transcript:

Solid State Electronic Devices Ch. 5. Junctions Prof. Yun-Heub Song

Solid State Electronic Devices Study of Previous Chapters Chapter 3~4 1. The Fermi-Dirac Distribution Function 2. The Fermi Function Applied to Semiconductors 3. Schematic Diagrams 4. Diffusion and Drift of Carriers 5. Semiconductor in an Electric Field

Solid State Electronic Devices f(E) 1 1/2 T=0K T1T1 T2T2 T 2 >T 1 EFEF E Energy state Density : N(E) E The Fermi-Dirac Distribution Function

Solid State Electronic Devices The Fermi Function Applied to Semiconductors

Solid State Electronic Devices Schematic Diagrams

Solid State Electronic Devices If carriers is in the electric fields,  p (diff.) and  p (drift.) J p (diff.) and J p (drift.)  n (diff.)  n (drift.) J n (diff.) J n (drift.) Diffusion and Drift of Carriers E(x) n(x) p(x)

Solid State Electronic Devices Ex) If injecting donor in order that N d = N 0 exp(-ax) relation is satisfied, E(x) ? Equilibrium State : Flow of current is ‘0(zero)’ n(x) N0N0 n i x  ECEC EFEF EiEi EvEv x → Electrons move through direction reducing energy in E-field Built in electric field Semiconductor in an Electric Field

Solid State Electronic Devices Contents Ch. 5. Junctions 1. Fabrication of p-n Junctions 2. Equilibrium Conditions 3. Forward- and Reverse-Biased Junctions ; Steady State Conditions 4. Reverse-Bias Breakdown 5. Transient and A-C Conditions 6. Deviations from the Simple Theory 7. Metal-Semiconductor Junctions 8. Hetero-Junctions

Solid State Electronic Devices 1.1. Thermal Oxidation Many fabrication steps involve heating up the wafer in order to enhance a chemical process. Fig. 1. Silicon wafers being loaded into a furnace The overall reactions that occur during oxidation Si + O 2 → SiO 2 (dry oxidation) Si + 2H 2 O → SiO 2 + 2H 2 (wet oxidation) 1.44% of Si is consumed from the surface of the substrate. 2.One of the very important reasons why Si integrated circuits exist is that a stable thermal oxide can be grown on Si with excellent interface electrical properties.

Solid State Electronic Devices Dry and Wet Thermal Oxide Grown on Si Oxide thickness depends on process time and temperature. (Refered to appendix VI(534~535 page), textbook)

Solid State Electronic Devices 1.2. Diffusion Dopants such as B, P or As are introduced into wafers in a high temp. diffusion furnace. Fig. 2. Impurity concentration profile D = D 0 exp-(E A /kT) D 0 is a constant depending on the material and dopant E A is the activation energy - Calculating methods : Gaussian and erfc 1.Gaussian : The source of dopant atoms at the surface of the sample is limited. 2.erfc : The dopant atoms are supplied continuously, such that the concentration at the surface is maintained at a constant value. The diffusivity of dopants in solids,

Solid State Electronic Devices 1.3. Rapid Thermal Processing A key parameter in all thermal processing steps is Dt. Because an excessive Dt product leads to loss of control over compact doping profiles, which is detrimental to ultra-small devices, we try to minimize this quantity. In furnace processing, Dt is minimized by operating at as low a temp. as feasible so that D is small. RTP operates at higher temperatures (~1,000 ℃ ) but does so for only a few seconds(compared to minutes or hours in a furnace). Fig. 3. Schematic diagram of a rapid thermal processor

Solid State Electronic Devices 1.4. Ion Implantation A beam of impurity ions is accelerated to kinetic energies ranging from several keV to several MeV and is directed onto the surface of the semiconductor. Fig. 4. Distributions of implanted impurities Mainly Parameters -R p : As the impurity atoms enter the crystal, they give up their energy to the lattice in collisions and finally come to rest at some average penetration depth, we called the projected range. - △ R p : It called the straggle, measures the half-width of the distribution at peak of Fig. 4(a). -Both parameters increase with increasing implantation energy. By performing several implantations at different energies, it is possible to synthesize a desired impurity distribution, such as the uniformly doped region in Fig. 4 (b).

Solid State Electronic Devices 1.4. Ion Implantation Fig. 5. Schematic diagram of an ion implantation system Gaussian Formula

Solid State Electronic Devices 1.5. Chemical Vapor Deposition(CVD) Fig. 6. Low pressure chemical vapor deposition(LPCVD) reactor - SiO 2 films can also be formed by CVD. 1.Thermal oxidation consumes Si from the substrate, and very high temperatures are required. 2.CVD of SiO 2 does not consume Si from the substrate and can be done at much lower temperatures.

Solid State Electronic Devices 1.6. Photolithography Patterns corresponding to complex circuitry are formed on a wafer using photolithography. A thin layer of electron beam sensitive material called electron beam resist is placed on the iron- oxide-covered quartz plate, and the resist is exposed by the electron beam. A resist is a thin organic polymer layer that undergoes chemical changes if it is exposed to energetic particles. This is exposed selectively. After exposure, the resist is developed in a chemical solution. The developer is either used to remove the exposed or unexposed material. Fig. 7. Schematics of optical stepper

Solid State Electronic Devices 1.6. Photolithography Diffraction-limited minimum geometry - NA is the numerical aperture. This expression implies that for finer patterns, we should work with lager lenses and shorter wavelengths. Depth-of-focus - This tells the range of distances around the focal plane where the image quality is sharp.

Solid State Electronic Devices 1.6. Photolithography Fig. Simple Image System

Solid State Electronic Devices 1.7. Etching Fig. 8. Reactive ion etcher After the photoresist pattern is formed, it can be used as a mask to etch the material underneath. Isotropic Etch as fast laterally as etching vertically. Anisotropic : Etches vertically but not laterally along the surface. As shown in Fig. 8., RIE, appropriate etch gases flow into the chamber at reduced pressure, and a plasma is struck by applying an rf voltage across a cathode and an anode. The rf voltage accelerates the light electrons in the system to much higher kinetic energies than the heavier ions. The high energy electrons collide with neutral atoms and molecules to create ions and molecular fragments called radicals.

Solid State Electronic Devices 1.8. Metallization 1.Ar ions bombard the Al and physically dislodge Al atoms by momentum transfer. 2.Many of the Al atoms ejected from the target deposit on the Si wafers held in close proximity to the target. Fig. 9. Aluminum sputtering by Ar + ions

Solid State Electronic Devices Flows of Fabrication Fig. 10. Simplified description of steps in the fab. of p-n junctions. For Simplicity, only four diodes per wafer are shown, and the relative thicknesses of the oxide, PR, and the Al layers are exaggerated

Solid State Electronic Devices 2. Equilibrium Conditions The mathematics of p-n junctions is greatly simplified for the case of the step junction, which has uniform p doping on one side of a sharp junction and uniform n doping on the other side. Diffused or implanted junctions are actually graded(N d – N a varies over a significant distance on either side of the junction). In these discussions we shall assume one- dimensional current flow in samples of uniform cross-sectional area. The difference in doping on each side of the junction causes a potential difference between the two types of material. There are four components of electrons and holes. These combine to give zero net current for the equilibrium case.

Solid State Electronic Devices 2.1. The Contact Potential Before they are joined ; n materialn material A large concentration of electrons and few holes. Fermi energy level is above E i level. p materialp material A large concentration of holes and few electrons. Fermi energy level is below E i level. Fig. 11. (a) Before the junction

Solid State Electronic Devices 2.1. The Contact Potential After they are joined ; 1.Many carriers diffuse to take place because of the large carrier concentration gradients at the junction. 2.Holes diffuse from the p side into the n side, and electrons diffuse from n to p. 3.The resulting diffusion current cannot build up indefinitely, because an opposing electric field is created at the junction. Fig. 11. (b) After the junction Equilibrium State :

Solid State Electronic Devices 2.1. The Contact Potential Electrons diffusing from n to p leave behind uncompensated donor ions is the n material, and holes leaving the p region leave behind uncompensated acceptors. It is easy to visualize the development of a region of positive space charge near the n side of the junction and negative charge near the p side.