COMPACT MODEL FOR LONG-CHANNEL SYMMETRIC DOPED DG COMPACT MODEL FOR LONG-CHANNEL SYMMETRIC DOPED DG Antonio Cerdeira 1, Oana Moldovan 2, Benjamín Iñiguez.

Slides:



Advertisements
Similar presentations
Treinamento: Testes Paramétricos em Semicondutores Setembro 2012
Advertisements

Physical structure of a n-channel device:
Budapest University of Technology and Economics Department of Electron Devices Microelectronics, BSc course Field effect transistors.
Chapter 6 The Field Effect Transistor
Introduction to VLSI Circuits and Systems, NCUT 2007 Chapter 6 Electrical Characteristic of MOSFETs Introduction to VLSI Circuits and Systems 積體電路概論 賴秉樑.
Metal Semiconductor Field Effect Transistors
Lecture 15 OUTLINE MOSFET structure & operation (qualitative)
Analytical 2D Modeling of Sub-100 nm MOSFETs Using Conformal Mapping Techniques Benjamin Iñiguez Universitat Rovira i Virgili (URV), Tarragona, E-43001,
The metal-oxide field-effect transistor (MOSFET)
Week 8b OUTLINE Using pn-diodes to isolate transistors in an IC
Spring 2007EE130 Lecture 38, Slide 1 Lecture #38 OUTLINE The MOSFET: Bulk-charge theory Body effect parameter Channel length modulation parameter PMOSFET.
Semiconductor Devices III Physics 355. Transistors in CPUs Moore’s Law (1965): the number of components in an integrated circuit will double every year;
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Derivation of transistor characteristics.
MOSFET Cross-Section. A MOSFET Transistor Gate Source Drain Source Substrate Gate Drain.
Extension for High-Voltage Lateral DMOS Transistors
Digital Integrated Circuits© Prentice Hall 1995 Introduction The Devices.
ECE 342 Electronic Circuits 2. MOS Transistors
MOS Capacitors MOS capacitors are the basic building blocks of CMOS transistors MOS capacitors distill the basic physics of MOS transistors MOS capacitors.
EE213 VLSI Design S Daniels Channel Current = Rate of Flow of Charge I ds = Q/τ sd Derive transit time τ sd τ sd = channel length (L) / carrier velocity.
Norhayati Soin 06 KEEE 4426 WEEK 7/1 6/02/2006 CHAPTER 2 WEEK 7 CHAPTER 2 MOSFETS I-V CHARACTERISTICS CHAPTER 2.
Introduction to Metal-Oxide-Semiconductor Field Effect Transistors (MOSFETs) Chapter 7, Anderson and Anderson.
Henok Abebe Collaborators
Modern VLSI Design 4e: Chapter 2 Copyright  2009 Prentice Hall PTR Topics n Derivation of transistor characteristics.
Modern VLSI Design 3e: Chapter 2 Copyright  1998, 2002 Prentice Hall PTR Topics n Derivation of transistor characteristics.
MOS-AK Group Spring'05, StrasbourgApril 8, 2005 B. Diagne, F. Prégaldiny, F. Krummenacher, F. Pêcheux, J.-M. Sallese and C. Lallement InESS / EPFL / LIP6.
EXAMPLE 6.1 OBJECTIVE Fp = 0.288 V
Norhayati Soin 06 KEEE 4426 WEEK 3/2 13/01/2006 KEEE 4426 VLSI WEEK 3 CHAPTER 1 MOS Capacitors (PART 2) CHAPTER 1.
Chapter 4 Field-Effect Transistors
1 Fundamentals of Microelectronics  CH1 Why Microelectronics?  CH2 Basic Physics of Semiconductors  CH3 Diode Circuits  CH4 Physics of Bipolar Transistors.
CMOS Analog Design Using All-Region MOSFET Modeling 1 Chapter 2 Advanced MOS transistor modeling.
Chapter 2 MOS Transistors. 2.2 STRUCTURE AND OPERATION OF THE MOS TRANSISTOR.
PROJECT GUIDE GROUP MEMBERS Dr.B.GOPI,B.E.M.E.Ph.D P.MENAKA G.NIVEDHA M.PAVITHRA M.POORNIMA G.PRIYA 1.
CMOS Analog Design Using All-Region MOSFET Modeling 1 Chapter 11 MOSFET parameter extraction for design.
Influence of carrier mobility and interface trap states on the transfer characteristics of organic thin film transistors. INFM A. Bolognesi, A. Di Carlo.
Vanderbilt MURI meeting, June 14 th &15 th 2007 Band-To-Band Tunneling (BBT) Induced Leakage Current Enhancement in Irradiated Fully Depleted SOI Devices.
ECE442: Digital ElectronicsCSUN, Spring-2010-Zahid MOS Transistor ECE442: Digital Electronics.
The threshold voltage for long channel transistors V T0 is defined as: Eindhoven MOS-AK Meeting April 4, 2008 Eindhoven MOS-AK Meeting April 4, 2008 Accurate.
Structure and Operation of MOS Transistor
Development of an analytical mobility model for the simulation of ultra thin SOI MOSFETs. M.Alessandrini, *D.Esseni, C.Fiegna Department of Engineering.
COMPACT SMALL-SIGNAL MODELLING OF MULTIPLE- GATE MOSFETs UP TO RF OPERATION Benjamin Iñiguez*, Antonio Lázaro*, Oana Moldovan*, Bogdan Nae* and Hamdy A.
HO #3: ELEN Review MOS TransistorsPage 1S. Saha Long Channel MOS Transistors The theory developed for MOS capacitor (HO #2) can be directly extended.
Short-channel Effects in MOS transistors
Norhayati Soin 06 KEEE 4426 WEEK 3/2 20/01/2006 KEEE 4426 VLSI WEEK 4 CHAPTER 1 MOS Capacitors (PART 3) CHAPTER MOS Capacitance.
4H-SIC DMOSFET AND SILICON CARBIDE ACCUMULATION-MODE LATERALLY DIFFUSED MOSFET Archana N- 09MQ /10/2010 PSG COLLEGE OF TECHNOLOGY ME – Power Electronics.
MOSFET Current Voltage Characteristics Consider the cross-sectional view of an n-channel MOSFET operating in linear mode (picture below) We assume the.
CHAPTER 6: MOSFET & RELATED DEVICES CHAPTER 6: MOSFET & RELATED DEVICES Part 2.
Introduction to semiconductor technology. Outline –6 Junctions Metal-semiconductor junctions –6 Field effect transistors JFET and MOS transistors Ideal.
Metal-oxide-semiconductor field-effect transistors (MOSFETs) allow high density and low power dissipation. To reduce system cost and increase portability,
Field Effect Transistor (FET)
EE 466/586 VLSI Design Partha Pande School of EECS Washington State University
The MOS capacitor. (a) Physical structure of an n+-Si/SiO2/p-Si MOS capacitor, and (b) cross section (c) The energy band diagram under charge neutrality.
EE130/230A Discussion 10 Peng Zheng.
CMOS VLSI Design 4th Ed. EEL 6167: VLSI Design Wujie Wen, Assistant Professor Department of ECE Lecture 3A: CMOs Transistor Theory Slides adapted from.
ELECTRONICS II VLSI DESIGN FALL 2013 LECTURE 5 INSTRUCTOR: L.M. HEAD, PhD ELECTRICAL & COMPUTER ENGINEERING ROWAN UNIVERSITY.
Microelectronic Circuit Design McGraw-Hill Chapter 4 Field-Effect Transistors Microelectronic Circuit Design Richard C. Jaeger Travis N. Blalock.
Chapter 2 MOS Transistors.
MOS Field-Effect Transistors (MOSFETs)
Metal Semiconductor Field Effect Transistors
High Frequency Compact Noise Modelling of Multi-Gate MOSFETs
Lecture 20 OUTLINE The MOSFET (cont’d) Qualitative theory
6.3.3 Short Channel Effects When the channel length is small (less than 1m), high field effect must be considered. For Si, a better approximation of field-dependent.
Hamdy Abd El-Hamida, Benjamin Iñigueza, Jaume Roigb
Semiconductor devices and physics
Lecture 20 OUTLINE The MOSFET (cont’d) Qualitative theory
EXAMPLE 7.1 BJECTIVE Determine the total bias current on an IC due to subthreshold current. Assume there are 107 n-channel transistors on a single chip,
Lecture 20 OUTLINE The MOSFET (cont’d)
Lecture 20 OUTLINE The MOSFET (cont’d)
Microelectronics, BSc course
Hangzhou Dianzi University
Dr. Hari Kishore Kakarla ECE
Presentation transcript:

COMPACT MODEL FOR LONG-CHANNEL SYMMETRIC DOPED DG COMPACT MODEL FOR LONG-CHANNEL SYMMETRIC DOPED DG Antonio Cerdeira 1, Oana Moldovan 2, Benjamín Iñiguez 2 and Magali Estrada 1 1 Sección de Electrónica del Estado Sólido, CINVESTAV, México D.F., 2 Departament d´Enginyeria Electrònica, Elèctrica i Automàtica, Universitat Rovira i Virgili,Tarragona, TU Munchen MOS-AK/ESSDERC/ESSCIRC Workshop Sept. 14, 2007 TU Munchen MOS-AK/ESSDERC/ESSCIRC Workshop Sept. 14, 2007 Fig. 8 - Gate-source and gate-drain capacitances at drain voltages equal to 0.05 V, 0.5 V and 1 V: from simulation (symbols) and modeled (lines). Si layer doping concentrations is equal to cm -3 for constant mobility case equal 400 cm 2 /Vs. Fig 7 - Simulated and modeled I-V characteristics and their derivative around V D = 0 V for Na= cm -3 ; V G = 1.5 and t s = 20 nm. a)b) Fig 6 - Simulated and modeled transconductance for Si layer doping concentrations: cm -3 and cm -3. A) V D = 0.05 V; B) V D = 1 V. Fig 3- Comparison between simulated and modeled linear transfer characteristics for V D = 0.05 V and two Si layer doping concentrations: cm -3 and cm -3. Fig. 5 - Comparison between simulated and modeled transfer characteristics in saturation for V D = 1 V and two Si layer doping concentrations: cm -3 and cm -3. Fig 4 - Simulated and modeled output characteristics for V G = 0.5, 1 and 1.5 V for a Si layer doping concentration of cm -3 ; cm -3 and cm -3. Fig 2 - Modeled and numerically calculated potential difference  s-  o as function of gate voltage for different Si layer concentrations and three drain voltages: 0, 0.5 and 1 V. t ox = 2.24 nm and t s = 34 nm. Using the detailed numerical calculation it was found that this magnitude can be expressed by empirical analytical expressions in the analyzed dimension and concentrations range. CHARGE AND CURRENT MODELS Based on the Unified Charge Control Model (UCCM) following expressions were calculated: Normalized to C ox  t movil charge concentration Drain voltage with variable mobility I D : INTRODUCTION The main problem for modeling fully depleted DG devices is that the potential at the surface and the potential at the middle of the silicon layer are related and can not be treated independently one from the other. In addition, the electric field and gate voltage of the device as function of these potentials are expressed by transcendental equations that have no analytical solution. In this paper we present for the first time, an analytical continuous compact model for the current-voltage characteristics, as well as gate-source and gate-drain capacitance in long channel symmetric DG MOSFETs which considers a doped silicon layer and variable mobility. The doping concentration of the silicon layer can vary from cm -3 to 3x10 18 cm -3 and gate dielectric and silicon layer thickness, as well as applied voltages can vary in the typically used ranges. In order to validate the expressions for modeling the potential and difference of potentials in symmetric double- gate structures these parameters were also calculated using the numerical procedure proposed by Mallikarjun and the currents were simulated in ATLAS. Surface electric field: Normalized charge at drain in saturation: Effective drain voltage: Saturation voltage: where q s and q d are the normalized charges at source and drain; W- channel width; L- channel length; CONCLUSIONS New compact analytical model for long symmetric double-gate MOSFETs that for the first time, considers a doped silicon layer in a wide range of doping concentrations, between and 3x10 18 cm -3, as well as variable mobility with the medium surface electric field. The charge carrier density is calculated using analytical expressions obtained for modeling the surface potential and the difference of potentials at the surface and at the center of the Si doped layer, without the need to solve any transcendental equation or to introduce adjusting parameters. The expressions for modeling the current-voltage and capacitance-voltage were validated using 2D ATLAS simulations. The mobility parameters were extracted from the obtained transfer characteristics. Modeled and simulated transfer characteristics in the linear and saturation regions, output characteristics and gate-drain and gate-source capacitance-voltage characteristics show an excellent agreement between them in all the practical range of gate and drain voltages, silicon layer doping concentrations and equivalent gate dielectric and Si layer thickness confirming the validity of the proposed model. Because of its features, the model can be used for long channel devices or used as core model where the short channel effects can be introduced further. It can be easily implemented in circuit simulators. DG DEVICE STRUCTURE AND POTENTIALS Threshold voltage is calculated by: where Na Silicon layer t s N poly t poly t ox VDVD VGVG VGVG VSVS E 1 = 6300 V/cmP 1 = 0.19  o= 1043 cm 2 /Vs for cm -3 E 2 = 1.12x10 6 V/cmP 2 = cm 2 /Vs for cm cm 2 /Vs for cm -3 and the surface electric field is defines as: