 Electronics for the profiler (Michela e Adalberto)  Profiler: development of an evaluation board for the test (Matteo)  Design of the FE-ASIC (Cristoforo)

Slides:



Advertisements
Similar presentations
UNIVERSITA’ DEGLI STUDI DI NAPOLI FEDERICO II Luigi Cimmino November 12 th, Tokyo INTERNATIONAL WORKSHOP ON MUON & GEO-RADIATION PHYSICS FOR EARTH.
Advertisements

SKIROC New generation readout chip for ECAL M. Bouchel, J. Fleury, C. de La Taille, G. Martin-Chassard, L. Raux, IN2P3/LAL Orsay J. Lecoq, G. Bohner S.
A scalable DAQ system using the DRS4 sampling chip H.Friederich 1, G.Davatz 1, U.Hartmann 2, A.Howard 1, H.Meyer 1, D.Murer 1, S.Ritt 2, N.Schlumpf 2 1.
RPC Electronics Status Overall system TDC –Digitizing frequency issue (determine the bin size of the TDC value) Discriminator test result Trigger module.
28 August 2002Paul Dauncey1 Readout electronics for the CALICE ECAL and tile HCAL Paul Dauncey Imperial College, University of London, UK For the CALICE-UK.
6 June 2002UK/HCAL common issues1 Paul Dauncey Imperial College Outline: UK commitments Trigger issues DAQ issues Readout electronics issues Many more.
Large Area, High Speed Photo-detectors Readout Jean-Francois Genat + On behalf and with the help of Herve Grabas +, Samuel Meehan +, Eric Oberla +, Fukun.
Status of LAV FEE electronics G. Corradi, C. Paglia, D. Tagnani & M. Raggi, T. Spadaro, P. Valente.
MEDIPIX3 TESTING STATUS R. Ballabriga and X. Llopart.
Saverio Minutoli INFN Genova 1 T1 Electronic status Electronic items involved: Anode Front End Card Cathode Front End Card Read-Out Control card Slow Control.
In-Beam PET Status Report -- TPS. 2 TPS project PET monitoring prototype 2D view of the FOV coverage of the 4+4 modules Use of 4 modules vs. 4 modules.
Pierpaolo Valerio.  CLICpix is a hybrid pixel detector to be used as the CLIC vertex detector  Main features: ◦ small pixel pitch (25 μm), ◦ Simultaneous.
Second generation Front-end chip for H-Cal SiPM readout : SPIROC DESY Hamburg – le 13 février 2007 M. Bouchel, F. Dulucq, J. Fleury, C. de La Taille, G.
Gunther Haller SiD LOI Meeting March 2, LOI Content: Electronics and DAQ Gunther Haller Research Engineering Group.
U N C L A S S I F I E D FVTX Detector Readout Concept S. Butsyk For LANL P-25 group.
NEDA collaboration meeting at IFIC Valencia, 3rd-5th November 2010 M. Tripon EXOGAM2 project Digital instrumentation of the EXOGAM detector EXOGAM2 - Overview.
VC Feb 2010Slide 1 EMR Construction Status o General Design o Electronics o Cosmics test Jean-Sebastien Graulich, Geneva.
Leo Greiner IPHC meeting HFT PIXEL DAQ Prototype Testing.
M. Lo Vetere 1,2, S. Minutoli 1, E. Robutti 1 1 I.N.F.N Genova, via Dodecaneso, GENOVA (Italy); 2 University of GENOVA (Italy) The TOTEM T1.
K.C.RAVINDRAN,GRAPES-3 EXPERIMENT,OOTY 1 Development of fast electronics for the GRAPES-3 experiment at Ooty K.C. RAVINDRAN On Behalf of GRAPES-3 Collaboration.
A Readout Electronics for MAPMT Matteo Turisini – E. Cisbani Italian National Institute of Health – INFN Rome 1 JLab/CLAS12 RICH Meeting - 16/Nov/2011.
LNL 1 SLOW CONTROLS FOR CMS DRIFT TUBE CHAMBERS M. Bellato, L. Castellani INFN Sezione di Padova.
A Front End and Readout System for PET Overview: –Requirements –Block Diagram –Details William W. Moses Lawrence Berkeley National Laboratory Department.
11th March 2008AIDA FEE Report1 AIDA Front end electronics Report February 2008.
24/03/2010 TDAQ WG - CERN 1 LKr L0 trigger status report V. Bonaiuto, G. Carboni, L. Cesaroni, A. Fucci, G. Paoluzzi, A. Salamon, G. Salina, E. Santovetti,
March 9, 2005 HBD CDR Review 1 HBD Electronics Preamp/cable driver on the detector. –Specification –Schematics –Test result Rest of the electronics chain.
Update on final LAV front-end M. Raggi, T. Spadaro, P. Valente & G. Corradi, C. Paglia, D. Tagnani.
01/04/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
07-Jan-2010 Jornadas LIP 2010, Braga JC. Da SILVA Electronics systems for the ClearPEM-Sonic scanner José C. DA SILVA, LIP-Lisbon Tagus LIP Group * *J.C.Silva,
ERC - Elementary Readout Cell Miguel Ferreira 18 th April 2012
KLM Trigger Status Barrel KLM RPC Front-End Brandon Kunkler, Gerard Visser Belle II Trigger and Data Acquistion Workshop January 17, 2012.
PSD upgrade: concept and plans - Why the PSD upgrade is necessary? - Concept and status of the PSD temperature control - Concept of the PSD analog part.
B.Satyanarayana Department of High Energy Physics Tata Institute of Fundamental Research Homi Bhabha Road, Colaba, Mumbai,
11 October 2002Paul Dauncey - CDR Introduction1 CDR Introduction and Overview Paul Dauncey Imperial College London.
TPC electronics Status, Plans, Needs Marcus Larwill April
S. Bota – Calorimeter Electronics overview - July 2002 Status of SPD electronics Very Front End Review of ASIC runs What’s new: RUN 4 and 5 Next Actions.
Julie Prast, Calice Electronics Meeting at LAL, June 2008 Status of the DHCAL DIF Detector InterFace Board Sébastien Cap, Julie Prast, Guillaume Vouters.
CLAS12 Central Detector Meeting, Saclay, 3 Dec MVT Read-Out Architecture & MVT / SVT Integration Issues Irakli MANDJAVIDZE.
DCS meeting - CERN June 17, 2002V.Kouchpil SDD DCS status Low Voltage system End-ladder ASIC High Voltage system Cooling system Schedule.
Mai 31th 2011 Christophe Beigbeder PID meeting1 ETD meeting Test setup : Activities in Bari, Univ of Maryland and at Orsay Test setup : Activities in Bari,
Update on works with SiPMs at Pisa Matteo Morrocchi.
G. Kieft Nikhef Amsterdam Electronics- Technology PMT tubes PMT bases PMT asic’s Automatic tester for PMT bases Camac test set-up for PMT tubes LeCroy.
INSIDE – Update meeting PET DAQ 24 March Refresh from the last meetings Objectives of the PET DAQ – Provide a full in-beam (full-beam) PET system.
X SuperB Workshop - SLAC Oct 06 to Oct 09, 2009 A.Cotta Ramusino, INFN Ferrara 1 SuperB IFR: outline of the IFR prototype electronics A.C.R
Readout controller Block Diagram S. Hansen - CD-1 Lehman Review1 VXO Ø Det Links to 24 SiPM Front End Boards Clock Event Data USB ARM uC A D Rd Wrt 100Mbit.
G.F. Tassielli - SuperB Workshop XI LNF1/11 02/12/2009 Status report on CLUster COUnting activities G. F. Tassielli on behalf of CLUCOU group SuperB Workshop.
Design of the 64-channel ASIC: update DEI - Politecnico di Bari and INFN - Sezione di Bari Meeting INSIDE, December 18, 2014, Roma Outline  Proposed solution.
PHOTOTUBE SCANNING SETUP AT THE UNIVERSITY OF MARYLAND Doug Roberts U of Maryland, College Park.
Firmware and Software for the PPM DU S. Anvar, H. Le Provost, Y.Moudden, F. Louis, E.Zonca – CEA Saclay IRFU – Amsterdam/NIKHEF, 2011 March 30.
Week 22: Schematic Week 23-Week 27: Routing Gerber files have been available since 9th July 1st prototype: – PCB manufacturer: supervised by KIT – Cabling:
Ongoing work on ASIC development at Politecnico-Bari F. Corsi, F. Ciciriello, F. Licciulli, C. Marzocca, G. Matarrese DEE - Politecnico di Bari and INFN.
29/05/09A. Salamon – TDAQ WG - CERN1 LKr calorimeter L0 trigger V. Bonaiuto, L. Cesaroni, A. Fucci, A. Salamon, G. Salina, F. Sargeni.
SKIROC status Calice meeting – Kobe – 10/05/2007.
Organization for Micro-Electronics desiGn and Applications HGCAL Front-End Electronics Christophe de LA TAILLE, Marcello MANNELLI sept 2015.
MADEIRA Valencia report V. Stankova, C. Lacasta, V. Linhart Ljubljana meeting February 2009.
PADME Front-End Electronics
DAQ ACQUISITION FOR THE dE/dX DETECTOR
INSIDE in-beam PET system assembly and test at INFN Torino
Calorimeter Mu2e Development electronics Front-end Review
Baby-Mind SiPM Front End Electronics
CTA-LST meeting February 2015
INSIDE – Update meeting
A New Clock Distribution/Topology Processor Module for KOTO (CDT)
Front-end electronic system for large area photomultipliers readout
Christophe Beigbeder/ ETD PID meeting
VELO readout On detector electronics Off detector electronics to DAQ
Felix Sefkow CALICE/EUDET electronics meeting CERN, July 12, 2007
SKIROC status Calice meeting – Kobe – 10/05/2007.
SKIROC status CERN – CALICE/EUDET electronic & DAQ meeting – 22/03/2007 Presented by Julien Fleury.
PID meeting Mechanical implementation Electronics architecture
Presentation transcript:

 Electronics for the profiler (Michela e Adalberto)  Profiler: development of an evaluation board for the test (Matteo)  Design of the FE-ASIC (Cristoforo)  Tofpet ASIC: overview and characterization (Manuel)  PET DAQ (Giancarlo)  Tofpet TX board firmware and test board (Richard) Electronics & DAQ: status and perspective 1 Meeting INSIDE, September 15-16, 2014, Torino

Electronics for the profiler 2  16 front-end boards, each equipped with BASIC32_ADC (32 channels) for the tracker and the absorber  Calorimeter read-out: LFS matrices from Hamamatsu (the same used for the PET) read-out by 16 MAPMT H8500 already purchased and partially tested  Anger logic readout performed by BASIC32_ADC (if there will be enough...)  BASIC32_ADC test board to be delivered soon  To be investigated: effective cooling system needed, due to the underestimated power consumption of BASIC32_ADC  Preliminary temperature tests to be done with the test board top view Meeting INSIDE, September 15-16, 2014, Torino

Profiler: trigger definition and DAQ 3  TRG definition: signals from at least 3 contiguous double layers  Expected TRG rate < 100 Hz  if neutron induced event rate is higher, more layers, absorber and calorimeter could be required: configurable TRG logic (within concentrator) DAQ layout: -front end board: 6 BASIC will be sequentially read (< 96 x 2 word in < 6 x 7  s)  < 25 kHz -data from 16 FE board trasferred in parallel (time division?) to the concentrator  less than 400 bytes/TRG  0,4 MB/s data acquisition rate in total kHz TRG rate)  not an issue... start of project: next weeks Meeting INSIDE, September 15-16, 2014, Torino

Test board for the profiler electronics 4  The evaluation board has been fully designed as a subset of the final FE board  The production of 5 boards is ongoing  The board testing will begin during next weeks  Main features of the layout:  10 layers  separated Analog and Digital GND  the SiPMs are mounted on TOP layer and the other components on BOTTOM layer Meeting INSIDE, September 15-16, 2014, Torino

Main features of the test board 5  Channels can be pulsed by an external pulser or by the CAEN v1495 (via a charge injection circuit)  DC levels at the input of the channel monitored via on-board ADCs (for fine tuning of the SiPM bias)  SiPMs can be connected to the channels by means of zero-Ohm resistors. Meeting INSIDE, September 15-16, 2014, Torino

 Fine tuning of the SiPM bias (8 bit DAC, LSB less than 10mV)  SiPM “p-on-n” and “n-on-p” can be used (1 configuration bit)  Input impedance: 50 , obtained with total bias current 1.5mA  RC integration with  int =170ns  Current ratio of “slow” to “fast” path equal to 1/20 (fixed)  Signal validation: threshold on the integrated signal  Dynamic range: about 2500 p.e. (with SiPM gain 10 6 )  “Slow” path overall gain: about 1.2mV/p.e.  Total current consumption of the analog channel 2.4 mA  Estimated timing jitter (MC simulations of the scintillation pulse with 1000 p.e.)  300ps FWHM, taking into account a 0.9ns rise time of the scintillator  More blocks defined and designed: peak detector, programmable interface amplifier for the ADC input, delay line and bias circuits  Digital part not fully defined (the final level of programmability of some features have to be decided), but the entire digital design flow has been completed for the current version of the internal logic  Open issue: the solution proposed to enhance the resolution of the available 8-bit ADC seems to be too slow.  More ADC modules must be added to increase the sustainable rate of events FE ASIC design 6  Structure of the analog channel almost fully defined and designed

FE ASIC: status and planning 7 Meeting INSIDE, September 15-16, 2014, Torino BlockCircuit level Layout level Current bufferxx Integration circuitxx ‘Fast’ comparatorxx ‘Slow’ comparatorxx Peak detectorxx Bandgap and bias circuitsxx DACs (8 bit and 10 bit)xx 8 bit ADCxx ADC interface amplifierxo LVDS interfacesxx Digital part*xx  To be defined: - Final solution for A/D conversion - Delay line (programmability) - Final version of the digital part (digital design flow OK)  To be done: - Placement and routing of the blocks - Power supply distribution - Complete layout, with periphery cells and padring  Next available MPW run deadline: November 17, unlikely to be met  Submission expected for the first MPW available in 2015 (January or February) * provisional version

Tofpet ASIC: overview 8 Meeting INSIDE, September 15-16, 2014, Torino  64-channel analogue block, calibration circuitry, global controller  LVDS 10 MHz SPI configuration link for bias/channel setting  LVDS Mbps data output interface (max. event rate sustainable per channel: 100kHz)  On-chip DACs and reference generators  Time and charge measurements with independent TDCs (time binning 50ps)  Charge measured with Time-over-threshold  Typ. power consumption is 7mW p/channel (trigger 0.5 p.e. with SNR > 23dB )

Tofpet ASIC: last characterization results 9 Meeting INSIDE, September 15-16, 2014, Torino  New optimized test board available  Coincidence Time Resolution obtained with 3x3x15mm 3 crystal and 4x4 Hamamatsu SiPM TSV array: 270ps FWHM (single channels considered)  Using two abutted ASICs (128 total channels) all coupled to the SiPM and a LYSO scintillator not perfectly matched to the detectors: 309ps FWHM Two abutted Tofpet ASICs packaged into a BGA (128 channels)

PET DAQ 10  Each SiPM/ASIC pair can handle single rates at 180 kHZ  The 5cm x 5cm module will acquire at 720 kHZ  Data collected by two FPGAs  TX, coupled to the ASIC  RX, plugged on the mainboard  TX–RX ethernet connection (RX uses Altera FPGA)  Data packet is 10B  The expected module output bandwidth is 7.2 MB/s From last meeting  Functional design ✔  Schematic design ✔  Mechanical design ✔  PCB design (in progress)  Construction and assembly ✖ !!  Delivery initially scheduled 12/2013, expected 4/ /2014 Motherboard HW development Meeting INSIDE, September 15-16, 2014, Torino

PET DAQ 11  Functional architecture design ✔  USB interface (imported from DoPET) ✔  RX interface (SPI and LVDS) ✔  Coincidence sorter and processor ✖  Expected first version delivery 12/2014 (depending on HW status) Motherboard FW development  Largely imported from DoPET  No specific developments are being made at the moment Motherboard SW development Meeting INSIDE, September 15-16, 2014, Torino  Development based on the SoCKit board  Same technology, all the redundant HW eliminated  ARM processor available  Can be used to emulate the motherboard RX board prototype

Status Tofpet Tx and FE boards 12 Meeting INSIDE, September 15-16, 2014, Torino FE Tofpet Tx board firmware  Evolution of the original Torino Tofpet firmware, now using a custom UDP interface (no soft CPU)  Development on ML605 board (Virtex 6) for now for easy debugging  Same software interface, added fine time calculation in hardware and FE board temperature sensor reading  Only one FE Tofpet board per ML605 board, but firmware and software designed to allow running up to four ML605 boards together on Gigabit Ethernet switch  Everything ready for a stand-alone test at CNAO (or CNR)  Next step: port to SP605 board (Spartan 6)  Interaction with Rx boards TBD FE Tofpet board  Submitted for production in May (design ready in January but delayed by Hamamatsu due to flex circuit definition issues)  Delivered first week of July, total of 6 boards  Two boards bonded and tested Two chips have unusually low TOT gain but are otherwise apparently Ok

More issues 13 Long cables  Tx boards do not fit in the detector boxes  Tests Ok at 160MHz with 2 metres of twisted-flat cables including interruptions with connectors to simulate patch-panels (but timing needs careful study)  Timing jitter with test pulse increases to 140ps sigma, assuming equal contributions from clock transmission and teat pulse transmission implies clock jitter ~ 100ps sigma  2 metres seems to be enough Possible test at CNR by the end of the year ? Definition of the communication protocol between Tx and Rx boards (first quarter of 2015), including calibration Use of Ethernet switches to manage more Tx boards (4x2 or 5x2 modules configuration) ? Meeting INSIDE, September 15-16, 2014, Torino