Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 DCS – Frontend Monitoring and Control.

Slides:



Advertisements
Similar presentations
ALICE DCS, Heidelberg 8 Sept G. De Cataldo, CERN CH and INFN Bari;A. Franco INFN Bari 1 Updating on the HV control systems in ALICE The DELPHI HV,
Advertisements

The Detector Control System – FERO related issues
Sezione di Bari September 16, 2002D. Elia - DCS workshop / ALICE week 1 SPD PS system and Controls Domenico Elia, INFN-Bari.
ALICE DCS Workshop - 15/3/2004 G. De Cataldo, A.Franco, A.Tauro - INFN Bari - 1 The SY1527 replay delay via the OPC and the ‘SY driver’ (By HMPID) The.
TPC-RO DCS set-up PVSS main(s) Iseg OPC server HV Iseg crates (3)LV Wiener crates (22) CAN bus Interface to FEE -temp.mon -I &V mon. Wiener OPC server.
CPV DCS STATUS REPORT Mikhail Bogolyubsky (IHEP, Protvino) Serguei Sadovsky (IHEP, Protvino) CERN, DCS meeting, 30 January, 2007.
SPD DCS Status Report Ivan Amos Calì a,b, S.Ceresa a,c, C.Torcato de Matos a a CERN-AIT a CERN-AIT b Università degli studi di Bari b Università degli.
TPC DETECTOR SEGMENTATION OF THE READOUT PLANE LATERAL VIEW OF THE TPC
Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 DCS – Frontend Monitoring and Control.
Peter Chochula, January 31, 2006  Motivation for this meeting: Get together experts from different fields See what do we know See what is missing See.
1 ALICE Detector Control System (DCS) TDR 28 January 2004 L.Jirdén On behalf of ALICE Controls Coordination (ACC): A.Augustinus, P.Chochula, G. De Cataldo,
Supervision of Production Computers in ALICE Peter Chochula for the ALICE DCS team.
Test Systems Software / FEE Controls Peter Chochula.
Control and Monitoring of Front-end and Readout Electronics in ALICE Peter Chochula.
Sensor/Actuator Manager Candidates CPAC/NeSSI Workshop May 5, 2005, Seattle,WA by Softing North America Ken Hoover.
UNIVERSITY OF BERGEN DEPARTMENT OF PHYSICS 1 UiB DR 2003 High Level API for the TPC-FEE control and configuration.
The Detector Safety System for LHC Experiments Stefan Lüders ― CERN EP/SFT & IT/CO CHEP03 ― UC San Diego ― March 27 th, 2003.
Mass production testing of the front-end ASICs for the ALICE SDD system L. Toscano a, R. Arteche Diaz b,d, S. Di Liberto b, M.I. Martínez a,c, S.Martoiu.
3 June 2003U. Frankenfeld1 TPC Detector Control System Status.
1 DCS TDR Key technical points & milestones TB 15 Dec 2003 L.Jirdén.
Normal text - click to edit RCU – DCS system in ALICE RCU design, prototyping and test results (TPC & PHOS) Johan Alme.
Towards a Detector Control System for the ATLAS Pixeldetector Susanne Kersten, University of Wuppertal Pixel2002, Carmel September 2002 Overview of the.
1 Status & Plans DCS WS L.Jirdén. 2 DCS Planning FINAL INST COM- MISS BEAM OP PRE- INST DET DCS URD ENG. SOLUTIONS PROTOTYPE SUBSYSTEM.
SMACS Slow Monitor And Control System Developed system for CDF-TOF proposed for Atlas-MDT/RPC.
1 ALICE Control System ready for LHC operation ICALEPCS 16 Oct 2007 L.Jirdén On behalf of the ALICE Controls Team CERN Geneva.
ETRAX CRIS architecture and Xilinx FPGA Peter Zumbruch Experiment control systems group GSI (KS/EE)
ALICE DCS Workshop 28/29 May 2001 Vito Manzari, INFN Bari SSD (Silicon Strip Detector) SDD (Silicon Drift Detector) SPD (Silicon Pixel Detector) Detector.
SALTRO TPC readout system Presented by Ulf Mjörnmark Lund University 1.
André Augustinus 10 September 2001 DCS Architecture Issues Food for thoughts and discussion.
1 Responsibilities & Planning DCS WS L.Jirdén.
André Augustinus 17 June 2002 Technology Overview What is out there to fulfil our requirements? (with thanks to Tarek)
D etector C ontrol S ystem ALICE DCS workshop G. De Cataldo CERN-CH, A. Franco INFN Bari, I 1 Finite State Machines (FSM) for the ALICE DCS:
P. Chochula ALICE Week Colmar, June 21, 2004 Status of FED developments.
Bernardo Mota (CERN PH/ED) 17/05/04ALICE TPC Meeting Progress on the RCU Prototyping Bernardo Mota CERN PH/ED Overview Architecture Trigger and Clock Distribution.
André Augustinus 10 March 2003 DCS Workshop Detector Controls Layout Introduction.
Rome 4 Sep 04. Status of the Readout Electronics for the HMPID ALICE Jose C. DA SILVA ALICE.
Status report on the development of a readout system based on the SALTRO-16 chip Leif Jönsson Lund University LCTPC Collaboration Meeting
ACC ? Detector PVSS II Ethernet Database(s) OPC client DIM client High VoltageLow Voltage User interface PVSS II LV PMD Control room (ACR) [FSM?]
I. Vankov, NEC’2003, September ‘03, Varna HV PS System NEC’2003, September 03, VARNA CMS HCAL High Voltage Power Supply System Dimitrov L.(*), Kunov B.(*),
October 9th 2006ALICE WEEK - DCS WorkShop1 DEVICE USER SUPPORT OVERVIEW - Presentation - First Line Support - Reference System - Current Developpement.
PHOS APD Bias Control Goal: To develop software for the PHOS APD bias control that uses the agreed ALICE standards for detctor control and coniguration.
Alice MTR DCS F.Jouve 15 th DCS workshop CERN 13/03/2006 UX-A,B,D Detector PVSS II Detector Ethernet Database(s) OPC client DIM client 1672 Detector ?
1 H C A L S.Sergueev, NEC2001, Varna, September 2001 CMS HCAL Slow Control System for the CMS Hadron calorimeter S.Sergueev, FNAL/JINR CMS HCAL.
Alice DCS workshop S.Popescu ISEG Crate controller + HV modules ISEG HV modules 12 Can bus PVSS OPC Client 1 Generic OPC Client Iseg OPC.
Management of the LHCb Online Network Based on SCADA System Guoming Liu * †, Niko Neufeld † * University of Ferrara, Italy † CERN, Geneva, Switzerland.
DCS Workshop, CERN MARCH ACORDE (Alice Cosmic ray detector) 60 scintillator modules (120 HV channels) Each module will have two scintillator counters.
DCS overview - L.Jirdén1 ALICE ECS/DCS – project overview strategy and status L.Jirden u Organization u DCS system overview u Implementation.
Dcs meeting, CERN, Mar 13  14, HV Control box HV Box from Athens Kai Schweda, University of Heidelberg P. Mantzaridis, A. Markouizos, P. Mitseas,
ATLAS DCS ELMB PRR, CERN, March 2002Fernando Varela ELMB Networks CAN/CANopen Interoperability of the ELMB Usage of the ELMB in ATLAS ELMB Networks Full.
DETECTOR CONTROL SYSTEM FOR THE ALICE EXPERIMENT AT CERN -LHC Anik Gupta ICTDHEP JAMMU 11 th September 2013 Special Thanks to the ALICE CONTROLS COORDINATION.
17 december 2003 Gert-Jan Nooren december 2003 Gert-Jan Nooren 2 ITS SSD in 2003.
CONFIGURATION OF FERO IN ALICE Peter Chochula 7 th DCS Workshop, June 16, 2003.
The ALICE Silicon Pixel Detector Control system and Online Calibration tools Ivan Amos Calì (a,b) On behalf of the SPD Project in.
T0 DCS Status DCS Workshop March 2006 T.Karavicheva on behalf of T0 team.
DCS workshop,march 10th P.Saturnini, F. Jouve Slow control trigger of the muon arm Muon trigger of the muon arm Low voltage VME Crate External parameters.
E Ethernet C CAN bus P Profibus HV HV cables LV LV cables (+busbar) S Serial (RS232) Signal cable Other/Unknown Liquid or Gas Cable and/or Bus PCI-XYZ.
Summary of TPC/TRD/DCS/ECS/DAQ meeting on FERO configuration CERN,January 31 st 2006 Peter Chochula.
André Augustinus 17 June 2002 Detector URD summaries or, what we understand from your URD.
André Augustinus 16 June 2003 DCS Workshop Detector DCS status Overview and news.
DCS meeting - CERN June 17, 2002V.Kouchpil SDD DCS status Low Voltage system End-ladder ASIC High Voltage system Cooling system Schedule.
Marc R. StockmeierDCS-meeting, CERN DCS status ● DCS overview ● Implementation ● Examples – DCS board.
1 COSTING DCS WS L.Jirdén. 2 LAN WAN Storage Configuration DB, Archives FSM servers Terminal servers, ACR consoles, etc Experimental equipment.
ALICE. 2 Experiment Size: 16 x 26 meters (some detectors >100m away from IP) Weight: 10,000 tons Detectors: 18 Magnets: 2 Dedicated to study of ultra.
SPD DCS Overview & FED Server
Peter Chochula Calibration Workshop, February 23, 2005
ATLAS MDT HV – LV Detector Control System (DCS)
TPC Detector Control System
Multi Chip Module (MCM) The ALICE Silicon Pixel Detector (SPD)
Presentation transcript:

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 DCS – Frontend Monitoring and Control

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 How does DCS see the FEE ? DETECTOR FEE Private Software Supervisory Layer Well defined interface (OPC, DIM..) DCS receives user requirements: which channels have to be controlled/monitored update frequency limits relations between subsystems (e.g HV-LV) interlock requirements list of actions expected from DCS

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 What is the other approach? DETECTOR FEE DCS

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 FEE Architectures in Alice DETECTOR Control (setup of DCS Parameters…) Monitoring (Temp, I, V, Status…) DCS Supervisory Layer A/D Conversion (e.g. PLC…) Detector-DCS “Shared” architecture Detector “private” architecture Standard Software Interface DCS “private” architecture HARDWARE INTERFACE PRIVATE LINK FIELDBUSETHERNET… PRIVATE LINK FIELDBUSETHERNET…

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, channels SPD (2 drift volumes) AMBRA PASCAL 64 LV end- ladder card Interface to DCS HV end- ladder card FEE hybrid Example: SDD FEE Design LV HV DCS chip Voltage Regulators Both Control and Monitoring based on Private Interfaces

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: SSD FEE Design (12) A128C ENDCAP Module Carrying ALABUF+ALCAPONE chips SSD Hybrid supply card JTAG monitoring of A128C JTAG control and setup of ALCAPONE LV HV (8) FEROM Crates Voltage Regulators (2) JTAG Distributors Both Control and Monitoring based on Private Interfaces

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: TRD FEE Design Readout chamber MCM ADCs (Temp, I,V) MCM Ethernet (TCPIP) DCS ADC (Humidity, I,V) Control Workstation DCS Voltage Regulators Both Control and Monitoring based on TCP/IP Ethernet Connection

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: HMPID FEE Design (6) FEE Segments ADC 1a ADC 1b MCM 2 MCM 1 (6) HV Segments PLC Temperature Sensors DCS (OPC) Monitoring based on Fieldbus

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: FEE in TPC Readout Chamber FEC DCS Network Profibus (Ethernet…) RCU Both Control and Monitoring based on Fieldbus

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: SPD FEE Design Pilot MCM SPD Alice 1

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: SPD FEE Design Pilot MCM Analog Pilot Pixel Chip Digital Pilot GOL Laser and pin diodes SPD Alice 1 Clock Data + JTAG Out JTAG (in)

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: SPD FEE Design Power Supplies Voltage Regulators Half Stave

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Voltage Regulators Example: SDD FEE Design ROUTERROUTER ~ 200 m TTC (Trigger Timing and Control) DDL (Digital Data Link) DCS and Monitoring

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 DAQ Example: SPD FEE Monitoring Data Dedicated CPU (Workstation) DCS Memory DIM PVSS Halfstave control VR control JTAGJTAG Router Monitoring (Temp ) VR Control, VR Status, I,V DDL

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 FEE Present Configuration Model DAQ DDL CONFIG DB

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 DAQ SPD FEE Configuration (DDL Approach) Data Halfstave control VR control JTAGJTAG Router DDL CONFIG DB

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Traps: Case1 – Faulty Chip

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Traps: Case1 – Faulty Chip X

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Traps: Case1 – Faulty Chip X X

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Traps: Case1 – Faulty Chip X X The Instruction length has been altered! The Data and its Size have been changed !

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Traps: Case1 – Faulty Register

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Traps: Case1 – Faulty Register X

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Traps: Case1 – Faulty Register XX

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Traps: Case1 – Faulty Register XXX

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Traps: Case1 – Faulty Register XXXX

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Traps: Case1 – Faulty Register XXXX An completely altered set of instruction has been used!

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Operation Mode Analog Pilot Pixel Chip Digital Pilot GOL Laser and pin diodes JTAG (in) Data + JTAG Out JTAG IS INVOLVED IN ADC Monitoring Pixel chips are not accessible

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 SPD Configuration Mode Analog Pilot Pixel Chip Digital Pilot GOL Laser and pin diodes JTAG (in) Data + JTAG Out JTAG IS INVOLVED IN CHIP CONFIGURATION ADCs on Analog Pilot are not accessible via DCS

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 DAQ-DCS Synchronization with DDL involved DAQ initiates FEE setup (by sending a command) Acknowledge DAQ starts polling the status Not Ready Ready Control CPU recognizes the request Control CPU informs the DCS DAQ DDL Local Control DCS + FEE FEE Ready DCS releases the equipment and confirms the request Control CPU informs the DCS FEE Configuration

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Why do we need involve ECS in configuration? It should be possible to reconfigure FEE without the presence of DAQ (recovery from power cut) DCS may need to ask for reconfiguration in some cases (e.g. voltage regulator failure)

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 DAQ-DCS Synchronization with DDL involved DAQ DDL Local Control DCS + FEE FEE Configuration ECS DCS DAQ DCS asks for reconfiguration of FEE ECS routes the request to DAQ Ready

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 DAQ-DCS Synchronization with DDL involved DAQ DDL Local Control DCS + FEE FEE Configuration ECS DCS DAQ DCS asks for reconfiguration of FEE Ready ECS routes the request to local control CPU

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 DAQ DAQ-DCS Synchronization with ECS involved Data Dedicated CPU (Workstation) DAQ+DCS Memory DIM DCS - PVSS Halfstave control VR control JTAGJTAG Router VR Control, VR Status, I,V CONFIG DB ECS DDL

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Standard Interfaces Detectors responsibility is to provide an OPC server or DIM Server + Client along with the operation specifications In this way the choice of hardware implementation is transparent to DCS Any hardware modification will be reflected in corresponding software update

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Standard Interfaces – What does it mean? Service based protocol Client can subscribe to service and define the update policy Easy to implement on different platforms Based on COM Groups and Items represent hardware Each client should be able to access any OPC server Tied to Windows platform DIM –custom protocol OPC Server OPC Group OPC Item The Real System HW0 HW1 HW2OPC Item OPC – Industrial standard Server Name Server Service Info Request Service Subscribe to service Service Data Commands Register services Client Source: C.Gaspar

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: A VME based DCS System Local CPU MXI Physical Connection DCS

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: A VME based DCS System Local CPU MXI Physical Connection DCS DIM Client Logical Connection DIM Server

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: A VME based DCS System Embedded CPU Physical Connection DCS

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: A VME based DCS System Embedded CPU Physical Connection DCS DIM Server DIM Client Logical Connection

Peter Chochula CERN-ALICE ALICE DCS Workshop, CERN September 16, 2002 Example: A VME based DCS System Embedded CPU Physical Connection DCS DIM Server DIM Client Logical Connection The underlying physical architecture is transparent for DCS Any modifications will appear at the level of the DIM server (the client may remain the same!)