Introduction to Electronic Circuit Design

Slides:



Advertisements
Similar presentations
FIGURE 7.1 Elements of the final control operation.
Advertisements

Advanced Piloting Cruise Plot.
1
Copyright © 2002 Pearson Education, Inc. Slide 1.
© 2008 Pearson Addison Wesley. All rights reserved Chapter Seven Costs.
Copyright © 2003 Pearson Education, Inc. Slide 1 Computer Systems Organization & Architecture Chapters 8-12 John D. Carpinelli.
McGraw-Hill©The McGraw-Hill Companies, Inc., 2003 Chapter 3 Data Transmission.
McGraw-Hill©The McGraw-Hill Companies, Inc., 2003 Chapter 11 Ethernet Evolution: Fast and Gigabit Ethernet.
Chapter 1 The Study of Body Function Image PowerPoint
Processes and Operating Systems
Copyright © 2011, Elsevier Inc. All rights reserved. Chapter 5 Author: Julia Richards and R. Scott Hawley.
Copyright © 2011, Elsevier Inc. All rights reserved. Chapter 6 Author: Julia Richards and R. Scott Hawley.
Author: Julia Richards and R. Scott Hawley
1 Copyright © 2010, Elsevier Inc. All rights Reserved Fig 2.1 Chapter 2.
By D. Fisher Geometric Transformations. Reflection, Rotation, or Translation 1.
Chapter 14 Feedback and Oscillator Circuits
FIGURE 12.1 Two variable process-control loops that interact.
FIGURE 3.1 System for illustrating Boolean applications to control.
FIGURE 2.1 The purpose of linearization is to provide an output that varies linearly with some variable even if the sensor output does not. Curtis.
Jeopardy Q 1 Q 6 Q 11 Q 16 Q 21 Q 2 Q 7 Q 12 Q 17 Q 22 Q 3 Q 8 Q 13
Jeopardy Q 1 Q 6 Q 11 Q 16 Q 21 Q 2 Q 7 Q 12 Q 17 Q 22 Q 3 Q 8 Q 13
Title Subtitle.
0 - 0.
DIVIDING INTEGERS 1. IF THE SIGNS ARE THE SAME THE ANSWER IS POSITIVE 2. IF THE SIGNS ARE DIFFERENT THE ANSWER IS NEGATIVE.
Addition Facts
Filters and Tuned Amplifiers
Introduction to Electronic Circuit Design
1 Figure 8.13 The series–series feedback amplifier: (a) ideal structure and (b) equivalent circuit. The Series–Series Feedback Amplifier.
Digital Filter Banks The digital filter bank is set of bandpass filters with either a common input or a summed output An M-band analysis filter bank is.
Filters and Tuned Amplifiers
Filters and Tuned Amplifiers 1.
FIGURE 6-1 Comparison of: (a) ac waveform: (b) dc waveform; (c) dc variable power supply and battery-sources of dc; (d) function generator-a source.
PP Test Review Sections 6-1 to 6-6
FIGURE 18-1 Rheostat-controlled lamp circuit. Dale R. Patrick Electricity and Electronics: A Survey, 5e Copyright ©2002 by Pearson Education, Inc. Upper.
© Charles van Marrewijk, An Introduction to Geographical Economics Brakman, Garretsen, and Van Marrewijk.
© Charles van Marrewijk, An Introduction to Geographical Economics Brakman, Garretsen, and Van Marrewijk.
© Charles van Marrewijk, An Introduction to Geographical Economics Brakman, Garretsen, and Van Marrewijk.
Copyright © 2012, Elsevier Inc. All rights Reserved. 1 Chapter 7 Modeling Structure with Blocks.
Squares and Square Root WALK. Solve each problem REVIEW:
Introduction to Feedback Systems / Önder YÜKSEL Bode plots 1 Frequency response:
Chapter 5 Test Review Sections 5-1 through 5-4.
The op-amp Differentiator
Addition 1’s to 20.
25 seconds left…...
Week 1.
Analyzing Genes and Genomes
Fisica Generale - Alan Giambattista, Betty McCarty Richardson Copyright © 2008 – The McGraw-Hill Companies s.r.l. 1 Chapter 21: Alternating Currents Sinusoidal.
We will resume in: 25 Minutes.
©Brooks/Cole, 2001 Chapter 12 Derived Types-- Enumerated, Structure and Union.
FIGURE 12-1 Op-amp symbols and packages.
PSSA Preparation.
Essential Cell Biology
Chapter 13: Digital Control Systems 1 ©2000, John Wiley & Sons, Inc. Nise/Control Systems Engineering, 3/e Chapter 13 Digital Control Systems.
EE105 Fall 2007Lecture 13, Slide 1Prof. Liu, UC Berkeley Lecture 13 OUTLINE Cascode Stage: final comments Frequency Response – General considerations –
Physics for Scientists & Engineers, 3rd Edition
How Cells Obtain Energy from Food
FIGURE 13-1 Amplification and reproduction: (a) reproduction; (b) amplification; (c) combined amplification and reproduction. Dale R. Patrick Electricity.
Math Review with Matlab:
Storey: Electrical & Electronic Systems © Pearson Education Limited 2004 OHT 18.1 Transient Behaviour  Introduction  Charging Capacitors and Energising.
Frequency Characteristics of AC Circuits
Lecture 4 Active Filter (Part I)
What is a filter Passive filters Some common filters Lecture 23. Filters I 1.
Advanced Operational Amplifier applications
Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 1, slide 1 Introduction to Electronic Circuit Design.
Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 12, slide 1 Introduction to Electronic Circuit Design.
EE3110 Active Filter (Part 1)
Figure 8.1 (p. 615) Time-domain condition for distortionless transmission of a signal through a linear time-invariant system. Signals and Systems, 2/E.
EE3110 Active Filter (Part 1)
Frequency Response Copyright © 2013 The McGraw-Hill Companies, Inc. Permission required for reproduction or display.
Presentation transcript:

Introduction to Electronic Circuit Design Richard R. Spencer Mohammed S. Ghausi Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 1

Figure 11-1 Ideal filter transfer function: (a) low-pass, (b) high-pass, (c) bandpass, (d) bandstop (or notch), and (e) allpass. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 2

Figure 11-2 (a) The Bode magnitude plot and (b) phas plot for an ideal low-pass filter with cutoff frequency wc = 1 rad/s and delay tp = 1 s. (c) The impulse response of the filter and (d) the step response. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 3

Figure 11-3 The pole locations of a Butterworth transfer function with N = 4. The poles are equally spaced around the left half of a unit circuit and are symmetric about the real axis. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 4

Figure 11-4 The Butterworth magnitude responses for N = 1, 2, 3, and 4. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 5

Figure 11-5 Specifications for a low-pass filter Figure 11-5 Specifications for a low-pass filter. A transfer function that meets these specifications is also shown. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 6

Figure 11-8 Magnitude and phase of the standard second-order transfer function for Q = 1, 0.707, and 0.3. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 7

Figure 11-9 The Chebyshev magnitude responses for N = 3 and 4 with e = 0.509 (a 1-dB ripple). The frequency is normalized to the edge of the ripple band, instead of the cutoff frequency. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 8

Figure 11-11 (a) Ideal bandpass characteristics Figure 11-11 (a) Ideal bandpass characteristics. (b) Practical bandpass characteristics. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 9

Figure A11-1 (a) A message signal and (b) the resulting amplitude-modulated signal. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 10

Figure 11-16 (a) Low-pass pole location Figure 11-16 (a) Low-pass pole location. (b) Corresponding bandpass pole locations found using the narrowband low-pass-to-bandpass transformation. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 11

Figure 11-18 The Butterworth bandpass magnitude response. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 12

Figure 11-19 A feedback amplifier with a frequency-dependent feedback network. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 13

Figure 11-22 An RC integrator. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 14

Figure 11-23 A switched-capacitor integrator. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 15

Figure 11-24 (a) The switched-capacitor integrator Figure 11-24 (a) The switched-capacitor integrator. (b) The nonoverlapping clocks. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 16

Figure 11-29 A transversal, or tapped-delay line, FIR filter. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 17

Figure 11-35 Two single-stage single-tuned amplifiers: (a) a stage with voltage and current gain (common merge) and (b) a stage with voltage gain (common control). Figure 11-36 The small-signal AC equivalent circuit for the amplifier in Figure 11-35(a). Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 18

Figure 11-37 Universal resonance curve for a single-tuned amplifier. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 19

Figure 11-46 (a) Pole-zero plot of a stagger-tuned maximally flat magnitude design using two single-tuned stages. (b) Magnitude responses for the individual tuned circuits and the overall stagger-tuned design. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 20

Figure 11-48 The block diagram of a basic PLL. Figure 11-49 The VCO control voltage and loop input voltage for a PLL when tracking changes in the input frequency. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 21

Figure 11-50 A Laplace-domain block diagram for the PLL when locked. Spencer/Ghausi, Introduction to Electronic Circuit Design, 1e, ©2003, Pearson Education, Inc. Chapter 11, slide 22