Presentation is loading. Please wait.

Presentation is loading. Please wait.

RF Triangulator: Indoor/Outdoor Location Finding 18-525 Architecture Proposal Giovanni Fonseca David Fu Amir Ghiti Stephen Roos Design Manager: Myron Kwai.

Similar presentations


Presentation on theme: "RF Triangulator: Indoor/Outdoor Location Finding 18-525 Architecture Proposal Giovanni Fonseca David Fu Amir Ghiti Stephen Roos Design Manager: Myron Kwai."— Presentation transcript:

1 RF Triangulator: Indoor/Outdoor Location Finding 18-525 Architecture Proposal Giovanni Fonseca David Fu Amir Ghiti Stephen Roos Design Manager: Myron Kwai Overall Project Objective: Design a Radio-Frequency indoor/outdoor navigation system, utilizing the existing wireless infrastructure. Design Stage Objective: Final LVS and simulation

2 Status Structural Verilog complete. Structural Verilog complete. Schematics completed. Schematics completed. Layout of basic components complete. Layout of basic components complete. Major Layouts: Major Layouts: ~90% done~90% done  FPU: Done, tested.  Lookup: Done, tested.  Calc: interconnects.  Top Three: Finishing layout: 85% done Global routing still needs to be doneGlobal routing still needs to be done

3 Current Transistor counts Total: 27,150 transistors* Top Three: 6,500 trans. 3 x FPU Add/Sub Unit 1500 trans. Control Registers & Muxes: 2000 trans. Calc: 17,950 trans. 2 x FPU Add/Sub Unit: 1500 trans. 1 x FPU Mult/Div Unit: ~5000 trans. 1 x Logshifter: 200 trans. 1 x Comparator: 800 transistors. FSM Logic: 850 transistors 25 x 12-bit M-S En Reg: 6600 trans. total 8-1,6-1,4-1,2-1 Mux Sets: 3000 trans. total Lookup: 2,700 trans. Control Registers & Muxes: 2000 trans. Control Logic: 163 trans. SRAM: 12k trans * count not including SRAM, with SRAM: ~38k

4 Floorplan

5 FPU Layouts Multiplication & Division Layout FASU Layout

6 Lookup Layout Total transistor count: 15018 in layout 14851 in schematic Area = 208.8*232.3 = 48504u^2. Density:.31 transistor per u^2.

7 Top Three Progress Last week’s This week’s

8 Lookup rise time

9 Lookup fall time

10 Lookup propagation time

11 To do  Lookup: done  FPU: done  Calc: Finish up the interconnects.Finish up the interconnects.  Top Three: Finish up the interconnects.Finish up the interconnects. Split the schematics and layout into parts for LVSSplit the schematics and layout into parts for LVS

12 Questions/Concerns  Large block simulations take a long time  Getting top3 and calc to lvs before carnival!


Download ppt "RF Triangulator: Indoor/Outdoor Location Finding 18-525 Architecture Proposal Giovanni Fonseca David Fu Amir Ghiti Stephen Roos Design Manager: Myron Kwai."

Similar presentations


Ads by Google