Presentation is loading. Please wait.

Presentation is loading. Please wait.

Viterbi Decoder: Presentation #10 M1 Overall Project Objective: Design a high speed Viterbi Decoder Stage 10: 5 th April. 2004 Final Design Corrections.

Similar presentations


Presentation on theme: "Viterbi Decoder: Presentation #10 M1 Overall Project Objective: Design a high speed Viterbi Decoder Stage 10: 5 th April. 2004 Final Design Corrections."— Presentation transcript:

1 Viterbi Decoder: Presentation #10 M1 Overall Project Objective: Design a high speed Viterbi Decoder Stage 10: 5 th April. 2004 Final Design Corrections Design Manager: Yaping Zhan Omar Ahmad Prateek Goenka Saim Qidwai Lingyan Sun

2 Status 18-525, Integrated Circuits Design Project Design Proposal: (Done) Architecture Proposal: (Done) Gate level Design: (Done) Component Layout (DRC & LVS): (Done) Component Simulation: (Done) Chip Layout: (Done) Critical Path Simulation (Done)

3 Schematic: top level 18-525, Integrated Circuits Design Project Viterbi Decoder clk rst In_valid In_data Out_valid Out_data

4 18-525, Integrated Circuits Design Project Layout – Entire Chip

5 Tolerance (Matlab Simulation Result) 18-525, Integrated Circuits Design Project Signal to Noise Ratio (SNR) >5dB Or max (noise amplitude level) ~ 40%(1.7V in 4V) Inter-symbol Interference (ISI) (or Memory Length) 2~4

6 Critical Path Extraction I 18-525, Integrated Circuits Design Project DFF MUX COMP + + DFF + + +

7 Critical Path Extraction II 18-525, Integrated Circuits Design Project

8 Input Pattern Selection DFF MUX COMP + + Worst case pattern for adder: 011001 and 001001 Worst Case pattern for Comp: two Inputs are the same: 011001 vs. 011001 100111 + 011001 000000 Decision : Use input pattern 011001 and 001001 for both adders 18-525, Integrated Circuits Design Project

9 Simulation Results (500 Mhz.) Critical Path ICritical Path II Propagation Delay 365390 Rise Time 619717 Fall Time 327376 Ratio (Rise/Fall) 1.891.90 Note: Time values are in ps. 18-525, Integrated Circuits Design Project

10 Critical Path I Testing Speed: 500 MHz 18-525, Integrated Circuits Design Project

11 Critical Path I: Propagation Delay I 18-525, Integrated Circuits Design Project Propagation Delay: 365ps

12 Critical Path I: Rise Time 18-525, Integrated Circuits Design Project Rise Time: 619 ps

13 Critical Path I: Fall Time 18-525, Integrated Circuits Design Project Fall Time: 327 ps.

14 Critical Path II Testing Speed: 500 MHz 18-525, Integrated Circuits Design Project

15 Critical Path II: Propagation Delay I 18-525, Integrated Circuits Design Project Propagation Delay: 390 ps.

16 Critical Path II: Rise Time 18-525, Integrated Circuits Design Project Rise Time: 717 ps.

17 Critical Path II: Fall Time 18-525, Integrated Circuits Design Project Rising Time: 376 ps.

18 Summary 18-525, Integrated Circuits Design Project Total Area: 309.96 um x 231.48 um = 71,749.54 sq. um Transistor Count: 17,857 Transistor Density: 0.249 Aspect Ratio: 1.339 Estimated Clock Speed: 300 MHz. Clock Speed Achieved: 500 MHz.

19 18-525, Integrated Circuits Design Project Questions


Download ppt "Viterbi Decoder: Presentation #10 M1 Overall Project Objective: Design a high speed Viterbi Decoder Stage 10: 5 th April. 2004 Final Design Corrections."

Similar presentations


Ads by Google