Presentation is loading. Please wait.

Presentation is loading. Please wait.

טכניון – מכון טכנולוגי לישראל הפקולטה להנדסת חשמל Midterm Presentation Students: Nir Sheffi Evgeny Bogokovsky Instructor: Isaschar Walter Winter 2004.

Similar presentations


Presentation on theme: "טכניון – מכון טכנולוגי לישראל הפקולטה להנדסת חשמל Midterm Presentation Students: Nir Sheffi Evgeny Bogokovsky Instructor: Isaschar Walter Winter 2004."— Presentation transcript:

1

2 טכניון – מכון טכנולוגי לישראל הפקולטה להנדסת חשמל Midterm Presentation Students: Nir Sheffi Evgeny Bogokovsky Instructor: Isaschar Walter Winter 2004 Students: Nir Sheffi Evgeny Bogokovsky Instructor: Isaschar Walter Winter 2004

3 Memory Controller for Satellite Problems In Space Short time “ Bit Flips ” Permanent malfunction – “ Latch Ups ” Memory is especially vulnerable to these kind of failures !

4 Memory Controller for Satellite Block Diagram of Conventional Memory System PowerPC405 ( CPU ) SDRAM Memory PLB Memory Controller

5 Memory Controller for Satellite Block Diagram of a Memory System using TMR with 3 Conventional Controllers PowerPC405 ( CPU ) SDRAM Memory PLB Memory Controller 1 SDRAM Memory Controller 2 Memory Controller 3 TMR Unit SDRAM Memory EDAC

6 Memory Controller for Satellite Basic System Information Operating frequency : 100 MHz Max BW : 400 MB/Sec (or 133 MB/sec due to hardware constraints). Refresh cycle: 64msec 32 bits of data bus 32 bits of address.

7 Memory Controller for Satellite Read PLB Transaction

8 Memory Controller for Satellite Write PLB Transaction

9 Memory Controller for Satellite SDRAM Block Diagram

10 Memory Controller for Satellite 8M X 16 SDRAM

11 Memory Controller for Satellite SDRAM Read Transaction

12 Memory Controller for Satellite SDRAM Write Transaction

13 Memory Controller for Satellite Block Diagram of a Memory System with Corruption Unit PowerPC405 ( CPU ) SDRAM Memory SDRAM Memory SDRAM Memory Controller PLB EDAC Corruption Unit

14 Memory Controller for Satellite Completed Tasks Study the Virtex-II Pro component design. Study the PPC405 Processor core Study the VHDL development environment and VHDL. Writing a tester hardware of the LED ’ s – from VHDL design through synthesis, and place&route using Xillinx EDK. Midterm

15 Memory Controller for Satellite First Semester Goals Writing a tester software for the Power PC (activation of LCD). Writing a tester software with use of UART capabilities (Telnet). Building up a standard computer system and writing an application to test its memory. Implementing an hardware which corrupts the memory. First draft of a reliable memory system. Final

16 Memory Controller for Satellite Second Semester Goals Study the probability model of error in a memory system in space. Review different options of possible memory controllers and EDAC in means of optimal BER. Implementation of the optimal (if possible) memory controller and EDAC unit. Debug. System integration of the memory system in a complete computer system.


Download ppt "טכניון – מכון טכנולוגי לישראל הפקולטה להנדסת חשמל Midterm Presentation Students: Nir Sheffi Evgeny Bogokovsky Instructor: Isaschar Walter Winter 2004."

Similar presentations


Ads by Google