Presentation is loading. Please wait.

Presentation is loading. Please wait.

Field Effect Transistors: Operation, Circuit Models, and Applications AC Power CHAPTER 11.

Similar presentations


Presentation on theme: "Field Effect Transistors: Operation, Circuit Models, and Applications AC Power CHAPTER 11."— Presentation transcript:

1 Field Effect Transistors: Operation, Circuit Models, and Applications AC Power CHAPTER 11

2 Figure 11.1 11-1 Classification of field-effect transistors Figure 11.1

3 Figure 11.2 11-2 The n-channel enhancement MOSFET construction and circuit symbol Figure 11.2

4 Figure 11.3 11-3 Channel formation in NMOS transistor: (a) With no external gate voltage, the source- substrate and substrate-drain junctions are both reverse biased, and no conduction occurs; (b) when a gate voltage is applied, charge-carrying electrons are drawn between the source and drain regions to form a conducting channel. Figure 11.3

5 Figur e 11.4 11-4 Regions of operation of NMOS transistor Figure 11.4 where, : : :

6 Figure 11.5 11-5 Drain characteristic curves for a typical NMOS transistor with V T = 2 V and K = 1.5 mA/V 2 Figure 11.5

7 Figure 11.6 11-6 The n-channel enhancement MOSFET circuit and drain characteristic for Example 11.1 (Biasing MOSFET Circuits) Figure 11.6

8 Figure 11.12 MOSFET Self-Bias Circuit

9 Figure 11.8, 11.9 11-7 The p-channel enhancement- mode field-effect transistor (PMOS) Figure 11.8 Regions of operation for PMOS transistor Figure 11.9

10 Figur e 11.10, 11.11 11-8 Figure 11.11 MOSFET transconductance parameter

11 Example 11.4 MOSFET Transconductance Calculation

12 Figur e 11.13 11-9 MOSFET small-signal model Figure 11.13

13 Block diagram of a multistage amplifier An example of three-stage amplifier

14 Figure 11.14, 11.15 11-10 CMOS inverter Figure 11.14 CMOS inverter approximate by ideal switches: (a) When v in is “high,” v out is tied to ground; (b) when v in is “low,” v out is tied to V DD Figure 11.15

15 Figure 11.18 11-11 Figure 11.18

16 Figure 11.19Figure 11.20 Figure 11.19, 11.20  This gate is a NOR gate

17 Figure 11.22, 11.23 11-12 MOSFET analog switchSymbol for bilateral FET analog gate Figure 11.23 Figure 11.22 CMOS analog transmission gate This gate can be used to analog multiplexer and sample-and-hold.


Download ppt "Field Effect Transistors: Operation, Circuit Models, and Applications AC Power CHAPTER 11."

Similar presentations


Ads by Google