Presentation is loading. Please wait.

Presentation is loading. Please wait.

Modeling and Design of STT-MRAMs

Similar presentations


Presentation on theme: "Modeling and Design of STT-MRAMs"— Presentation transcript:

1 Modeling and Design of STT-MRAMs
Progress Update Modeling and Design of STT-MRAMs Richard Dorrance Advisor: Prof. Dejan Marković July 29, 2011

2 “The Mighty Tyrannosaurus Rex”

3 Outline Introduction Magnetic Tunnel Junction (MTJ)
Modeling MTJ Characteristics STT-MRAM Memory Architectures Design-Space Analysis Chip Design and Results Conclusion

4 Introduction Consists of 3 basic layers Two resistive states:
RP: Low Resistance RAP: High Resistance CMOS Compatible

5 Memory Technology Comparison

6 Spintronic Operation Spin Injector/Polarizer: Spin Detector:
Ferromagnetic layer spin-polarize a current Spin Detector: Ferromagnetic layers tend to scatter anti-parallel currents

7 MTJ Characteristics

8 MTJ Model Landau-Lifshitz-Gilbert equation (LLGE) based
13 device-specific parameters: 4 geometric, 8 material-dependent,1 empirically-derived

9 Cell Architectures 1T-1MTJ Multiple MTJs per cell Conventional
Reversed Shared Stacked

10 Analysis of Shared Architecture
Published: H. Park, R. Dorrance, A. Amin, F. Ren, D. Marković, C.-K.K. Yang, "Analysis of STT-RAM Cell Design with Multiple MJTs Per Access," in Proc. ACM/IEEE Int. Symp. on Nanoscale Arch. (NANOARCH'11), pp , June 2011.

11 Design Space Analysis Published:
R. Dorrance, F. Ren, Y. Toriyama, A. Amin, C.-K.K. Yang, D. Marković, "Scalability and Design-Space Analysis of a 1T-1MTJ Memory Cell," in Proc. ACM/IEEE Int. Symp. on Nanoscale Arch. (NANOARCH'11), pp , June 2011.

12 Sensitivity-based Optimization

13 Chip Design NO MTJ/CMOS INTEGRATION! Designed 3 chips:
90nm IBM bulk-CMOS (Tested) 65nm IBM bulk-CMOS (Testing) 45nm IBM SOI-CMOS (Waiting)

14 90nm IBM bulk-CMOS

15 90nm Test Results Measured Write Current: ~300μA: 10-20ns write time
Measured Read Delay: Time to read RP (“0”) Time to read RAP (“1”)

16 65nm IBM bulk-CMOS

17 65nm Test Results 18-bit LFSR to digitally measure the read delay
Preliminary Measurements: 500ps to 1.2ns

18 45nm IBM SOI-CMOS

19 STT-MRAM Chip Comparison
Measured TMR dependant

20 References C.J. Lin, et al., "45nm low power CMOS logic compatible embedded STT MRAM utilizing a reverse-connection 1T/1MTJ cell," Electron Devices Meeting (IEDM), 2009 IEEE International , vol., no., pp.1-4, 7-9 Dec. 2009 R. Nebashi, et al., "A 90nm 12ns 32Mb 2T1MTJ MRAM," Solid-State Circuits Conference - Digest of Technical Papers, ISSCC IEEE International , vol., no., pp ,463a, 8-12 Feb. 2009 D. Halupka, et al., "Negative-resistance read and write schemes for STT-MRAM in 0.13µm CMOS," Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2010 IEEE International , vol., no., pp , 7-11 Feb. 2010 K. Tsuchida, et al., "A 64Mb MRAM with clamped-reference and adequate-reference schemes," Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2010 IEEE International , vol., no., pp , 7-11 Feb. 2010

21 Questions?


Download ppt "Modeling and Design of STT-MRAMs"

Similar presentations


Ads by Google