JFEX Uli Schäfer 1 Mainz. L1Calo Phase-1 System Uli Schäfer 2 CPM JEM CMX Hub L1Topo ROD JMM PPR From Digital Processing System CPM JEM CMX Hub L1Topo.

Slides:



Advertisements
Similar presentations
GOLD Generic Opto Link Demonstrator Uli Schäfer 1.
Advertisements

JFEX Uli Schäfer 1 Mainz. Jet processing Phase-0 jet system consisting of Pre-Processor Analogue signal conditioning Digitization Digital signal processing.
GOLD down the drain Uli Schäfer 1 What’s left after Heidelberg.
JFEX Uli Schäfer 1 Uli Intro / overview / issues Draft, will change !!!! Some questions flagged.
GOLD Generic Opto Link Demonstrator Uli Schäfer 1.
Phase-0 Topological Processor Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
L1Calo – towards phase II Mainz upgraders : B.Bauss, V.Büscher, R.Degele, A.Ebling, W.Ji, C.Meyer, S.Moritz, U.Schäfer, C.Schröder, E.Simioni, S.Tapprogge.
Programmable logic devices / tools Programmable logic devices are digital logic devices, providing combinatorial logic (gates, look-up tables) and flip-flops.
High-speed optical links and processors for the ATLAS Level-1 Calorimeter Trigger upgrade B.Bauss, V.Büscher, R.Degele, A.Ebling, W.Ji, C.Meyer, S.Moritz,
ATLAS L1 Calorimeter Trigger Upgrade - Uli Schäfer, MZ -
GOLD Status and Phase-1 Plans Andi E. & Uli S. Uli Schäfer 1.
Uli Schäfer 1 BLT – status – plans BLT – backplane and link tester Recent backplane test results Test plans – week June 15.
Phase-0 topological processor Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
Level-1 Topology Processor for Phase 0/1 - Hardware Studies and Plans - Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
Phase-1 with new JEP Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
JEM upgrades and optical data transmission to FEX for Phase 1 Andi E. & Uli S. Uli Schäfer 1.
Uli Schäfer 1 S-L1Calo upstream links architecture -- interfaces -- technology.
Hardware status GOLD Update 02 Feb Uli Schäfer 1.
Uli Schäfer 1 (Not just) Backplane transmission options Upgrade will always be in 5 years time.
Phase-1 with new JEP Uli Schäfer Johannes Gutenberg-Universität Mainz Uli Schäfer 1.
Uli Schäfer 1 Mainz L1Calo upgrade activities news – BLT hardware/firmware status.
Uli Schäfer 1 JEM PRR Design changes Post-FDR tests FDR issues.
Uli Schäfer 1 (Not just) Backplane transmission options.
S. Silverstein For ATLAS TDAQ Level-1 Trigger updates for Phase 1.
Samuel Silverstein Stockholm University L1Calo upgrade hardware planning + Overview of current concept + Recent work, results.
Uli Schäfer 1 JEM1: Status and plans Hardware status Firmware status Plans.
Uli Schäfer 1 JEM: Status and plans Pre-Production modules Status Plans.
Uli Schäfer 1 (Not just) Backplane transmission options Uli, Sam, Yuri.
Uli Schäfer 1 JEM1: Status and plans JEM1.1 Status Plans.
Uli Schäfer 1 CP/JEP backplane test module What’s the maximum data rate into the S-CMM for phase-1 upgrade ?
Hardware status GOLD Generic Opto Link Demonstrator Uli Schäfer 1.
Uli Schäfer 1 JEM1: Status and plans power Jet Sum R S T U VME CC RM ACE CAN Flash TTC JEM1.0 status JEM1.1 Plans.
Uli Schäfer 1 (Not just) Backplane transmission options.
Samuel Silverstein Stockholm University L1Calo upgrade discussion Overview Issues  Latency  Rates  Schedule Proposed upgrade strategy R&D.
Uli Schäfer 1 FPGAs for high performance – high density applications Intro Requirements of future trigger systems Features of recent FPGA families 9U *
JFEX Uli Schäfer 1 Mainz. Jet processing Phase-0 jet system consisting of Pre-Processor Analogue signal conditioning Digitization Digital signal processing.
FEX Uli Schäfer, Mainz 1 L1Calo For more eFEX details see indico.cern.ch/getFile.py/access?contribId=73&sessionId=51&resId=0&materialId=slides&confId=
Uli Intro / overview / issues
JFEX Uli Schäfer 1 Mainz Logos ? jFEX (inc. specific software/firmware & Tilecal input signal, options) 30'
Topology System Uli Schäfer 1 B.Bauß, V.Büscher, W.Ji, U.Schäfer, A.Reiß, E.Simioni, S.Tapprogge, V.Wenzel.
L1Topo Status & Plans Uli Schäfer 1 B.Bauß, V.Büscher, W.Ji, S.Krause, S.Moritz, U.Schäfer, A.Reiß, E.Simioni, S.Tapprogge, V.Wenzel.
Hardware status GOLD Generic Opto Link Demonstrator Assess the use of optical backplane connectivity for use on L1Calo Uli Schäfer 1.
1 1 Rapid recent developments in Phase I L1Calo Weakly 25 Jul 2011 Norman Gee.
L1Topo-phase0 Uli Schäfer 1. Topo GOLD successfully used to explore technologies and initially verify 6.4Gb/s link integrity over moderate length electrical.
JFEX baseline Uli Schäfer 1 Uli. Intro: L1Calo Phase-1 System / Jets Uli Schäfer 2 CPM JEM CMX Hub L1Topo ROD JMM PPR From Digital Processing System CPM.
S. Rave, U. Schäfer For L1Calo Mainz
Uli Schäfer 1 From L1Calo to S-L1Calo algorithms – architecture - technologies.
ATLAS Trigger / current L1Calo Uli Schäfer 1 Jet/Energy module calo µ CTP L1.
JFEX Uli Schäfer 1. Constraints & Numerology Assumption: one crate, several modules. Each module covers full phi, limited eta range Data sharing with.
The ATLAS Global Trigger Processor U. Schäfer Phase-2 Upgrade Uli Schäfer 1.
JFEX Uli Schäfer 1 Mainz. L1Calo Phase-1 System Uli Schäfer 2 CPM JEM CMX Hub L1Topo ROD JMM PPR From Digital Processing System CPM JEM CMX Hub L1Topo.
Hardware status GOLD Generic Opto Link Demonstrator Uli Schäfer 1.
L1Topo post review Uli Schäfer 1 Observations, options, effort, plans Uli.
CMX: Update on status and planning Yuri Ermoline, Wojciech Dan Edmunds, Philippe Laurens, Chip Michigan State University 7-Mar-2012.
L1Topo Hardware Status & Plans Uli Schäfer 1 B.Bauß, V.Büscher, U.Schäfer, E.Simioni, S.Tapprogge, A. Vogel.
Latency / Tilecal o/e converters VME extender Uli Schäfer 1.
Uli Schäfer 1 Mainz R&D activities. Uli Schäfer 2 MZ R&D BLT has been built and tested (backplane transmission only). A few minor issues were found. Possible.
Phase2 Level-0 Calo Trigger ● Phase 2 Overview: L0 and L1 ● L0Calo Functionality ● Interfaces to calo RODs ● Interfaces to L0Topo Murrough Landon 27 June.
Phase 2 L1Calo/Calo Interface ● Introduction ● Calo RODs ● Granularity and algorithms ● Calo-L1Calo links ● L1Calo design? ● Summary Murrough Landon 9.
ATLAS calorimeter and topological trigger upgrades for Phase 1
L1Calo Upgrade Phase 2 Introduction and timescales
L1Calo Requirements on the DPS
Weiming Qian On behalf of the ATLAS Collaboration
L1Calo Phase-1 architechure
L1Calo upgrade discussion
ATLAS L1Calo Phase2 Upgrade
Generic Opto Link Demonstrator
Possibilities for CPM firmware upgrade
Run-2  Phase-1  Phase-2 Uli / Mainz
(Not just) Backplane transmission options
Presentation transcript:

jFEX Uli Schäfer 1 Mainz

L1Calo Phase-1 System Uli Schäfer 2 CPM JEM CMX Hub L1Topo ROD JMM PPR From Digital Processing System CPM JEM CMX Hub L1Topo ROD JMM PPR jFEX CPM JEM CMX Hub eFEX Hub Opt. Plant L1Topo ROD JMM New at Phase 1 RTM

Data replication Sliding window algorithm requiring large scale replication of data Avoid data re-transmission (latency !)  Forward duplication only (fan-out) Baseline: no replication of any source into more than two sinks Fan-out in eta handled at source only (DPS) Duplication at the parallel end (on-FPGA), using additional Multi-Gigabit Transceivers Allowing for differently composed streams Minimizing latency Fan-out in phi handled at destination only “far end PMA loopback” (well, not quite a re-transmission, but…) Alternatively consider passive electrical splitting of multi- Gbps signals Active signal fan-out would compromise design density Uli Schäfer 3

jFEX system ATCA shelf / blades: Sharing infrastructure with eFEX Handling / splitting of fibre bundles ROD design Hub design Need to handle both high granularity and large jet environment  Require high density / high bandwidth per module Single crate ~ 8 modules (+FCAL ?) Input signals: Granularity.1×.1 (η×φ) One electromagnetic, one hadronic tower Cannot pre-sum e/h towers before duplication for reason of latency Unlike eFEX, no “BCMUX” scheme due to consecutive non-zero data 6.4 Gb/s line rate, 8b/10b encoding,  128 bit per BC For now, assume 16bit per tower, 8 towers per fibre Uli Schäfer 4

Initial baseline 8+ Modules, each covering full phi, limited eta range Environment of 0.9 in eta (core bin +/- 4 neighbours) Each module receives fully duplicated data in eta : 1.6 eta worth of data required for a core of eta bins including environment 8 FPGAs per module Environment 0.9×0.9 Each FPGA receives fully duplicated data in eta and phi: 1.6×1.6 worth of data required for a core of 0.8× ×0.1 in η×φ, e/m + had  512 numbers, 64 Multi-Gb/s receivers  512 Multi-Gb/s receivers per module Uli Schäfer 5

How to fit on a module ? ATCA 8 processors (~XC7VX690T) ≤ 4 microPODs each fan-out passive or “far end PMA loopback” Small amount of control logic / non-realtime (ROD) Might add 9 th processor for consolidation of results Electrical backplane basically unused Opto connectors in Zone 3 Uli Schäfer 6 Z3

fibre count / density Due to full duplication in phi direction, exactly half of all 512 signals are routed into the modules optically on fibres 256 fibres 22 × 12-channel opto receivers 4 × 72-way fibre bundles / MTP connectors For larger jets window we would require larger FPGAs, some more fibres and replication factor > ×2 Horrible ? Reduce number of bits per tower: at 11 bit/tower (11 towers per fibre) it is 186 fibres / 16 microPODs / 4*48-way MTP Aim at higher line rates (currently FPGAs support 13 Gb/s, microPOD 10 Gb/s) Allow for even finer granularity / larger jets / smaller FPGA devices : If digital processor baseline allows for full duplication of 6.4Gb/s signals, the spare capacity, when run at higher rate, can be used to achieve a replication of more than 2- fold, so as to support a larger jet environment. Uli Schäfer 7

conclusion The 8-module jFEX seems possible with ~2013’s technology Key technologies used on L1Topo already Allows for both rather good granularity and large environment at 6.4Gb/s line rate Rather dense circuitry For finer granularity and / or larger jets things get even more complicated and we need to explore higher data rates DPS needs to handle the required duplication (in eta)  Start to work on detailed specifications soon, in parallel explore higher data rates… Uli Schäfer 8