Doping: Depositing impurities into Si in a controlled manner

Slides:



Advertisements
Similar presentations
Chapter 7 Dopant Diffusion
Advertisements

FABRICATION PROCESSES
CHAPTER 8: THERMAL PROCESS (continued). Diffusion Process The process of materials move from high concentration regions to low concentration regions,
Chapter 7 Dopant Diffusion
Fick’s Laws Combining the continuity equation with the first law, we obtain Fick’s second law:
Wally Dream Job.
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #6.
1 Introduction to Plasma Immersion Ion Implantation Technologies Emmanuel Wirth.
Section 4: Thermal Oxidation
1 Microelectronics Processing Course - J. Salzman - Jan Microelectronics Processing Oxidation.
OXIDATION- Overview  Process Types  Details of Thermal Oxidation  Models  Relevant Issues.
Chapter 8 Ion implantation
Microelectronics Processing
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
Microelectronics Processing
MSE-630 Dopant Diffusion Topics: Doping methods Resistivity and Resistivity/square Dopant Diffusion Calculations -Gaussian solutions -Error function solutions.
Section 4: Diffusion part 2
The Deposition Process

Physical Vapor Deposition
ECE/ChE 4752: Microelectronics Processing Laboratory
Thin Film Deposition Prof. Dr. Ir. Djoko Hartanto MSc
Device Fabrication Example
ECE/ChE 4752: Microelectronics Processing Laboratory
M.H.Nemati Sabanci University
Chapter 8 Ion Implantation Instructor: Prof. Masoud Agah
ECE/ChE 4752: Microelectronics Processing Laboratory
Ion Implantation Topics: Deposition methods Implant
Section 6: Ion Implantation
Chapter 8 Ion Implantation
Carrier Mobility and Velocity
Gas-to Solid Processing surface Heat Treating Carburizing is a surface heat treating process in which the carbon content of the surface of.
IC Process Integration
SEMINAR ON IC FABRICATION MD.ASLAM ADM NO:05-125,ETC/2008.
I.C. Technology Processing Course Trinity College Dublin.
Post Anneal Solid State Regrowth
SEMINAR PRESENTATION ON IC FABRICATION PROCESS
SILICON DETECTORS PART I Characteristics on semiconductors.
Elemental silicon is melted and grown into a single crystal ingot Single crystal ingot being grown Completed silicon ingot.
Dopant Diffusion Scaling down MOSFET by 1/K calls for smaller junction depths. high deposit activation (n  N d )  Resistance  in S/D. N d (x j ) = N.
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #3. Diffusion  Introduction  Diffusion Process  Diffusion Mechanisms  Why Diffusion?  Diffusion Technology.
Solid State Electronic Devices Ch. 5. Junctions Prof. Yun-Heub Song.
Doping and Crystal Growth Techniques. Types of Impurities Substitutional Impurities Substitutional Impurities –Donors and acceptors –Isoelectronic Defects.
Sputter deposition.
INTEGRATED CIRCUITS Dr. Esam Yosry Lec. #4. Ion Implantation  Introduction  Ion Implantation Process  Advantages Compared to Diffusion  Disadvantages.
Top Down Manufacturing
Thermal doping review example This presentation is partially animated. Only use the control panel at the bottom of screen to review what you have seen.
Top Down Method Etch Processes
IC Processing. Initial Steps: Forming an active region Si 3 N 4 is etched away using an F-plasma: Si3dN4 + 12F → 3SiF 4 + 2N 2 Or removed in hot.
CORPORATE INSTITUTE OF SCIENCE & TECHNOLOGY, BHOPAL DEPARTMENT OF ELECTRONICS & COMMUNICATIONS NMOS FABRICATION PROCESS - PROF. RAKESH K. JHA.
Junction Formation The position of the junction for a limited source diffused impurity in a constant background is given by The position of the junction.
EE105 - Spring 2007 Microelectronic Devices and Circuits
Lecture 9.0 Silicon Oxidation/Diffusion/Implantation.
Dean P. Neikirk © 1999, last update February 4, Dept. of ECE, Univ. of Texas at Austin Ion Implantation alternative to diffusion for the introduction.
CMOS FABRICATION.
Research Paper. Chapter 7: DOPANT DIFFUSION DOPANT DIFFUSION Introduction Introduction Basic Concepts Basic Concepts –Dopant solid solubility –Macroscopic.
© 2004 Dieter Ast, Edwin Kan This material has been edited for class presentation. Ion Implantation: The most controlled way to introduce dopants into.
Diodes II: Fabrication by Doping MS&E 362: Materials Lab III Nov. 8.
Section 5: Thin Film Deposition part 1 : sputtering and evaporation
Doping. 고려대학교 Center for MNB Sensor Technology 166.
Ion Implantation CEC, Inha University Chi-Ok Hwang.
Solid State Devices EE 3311 SMU
서강대학교 기계공학과 최범규(Choi, Bumkyoo)
Chapter 8 Ion Implantation
Example Design a B diffusion for a CMOS tub such that s=900/sq, xj=3m, and CB=11015/cc First, we calculate the average conductivity We cannot calculate.
Section 7: Diffusion Jaeger Chapter 4 EE143 – Ali Javey.
Chapter 7: DOPANT DIFFUSION
Shukui Zhang, Matt Poelker, Marcy Stutzman
Basic Planar Process 1. Silicon wafer (substrate) preparation
Presentation transcript:

Doping: Depositing impurities into Si in a controlled manner Diffusion Doping: Depositing impurities into Si in a controlled manner

Overview Diffusion vs Implantation Mechanism,Models Steps Equipment

Goal: Controlled Junction Depth Controlled dopant concentration and profile Preferred location of maximum concentration need not be the surface P+ P+ Drain Source N “well” Wafer (Substrate): P Type

Diffusion & Ion Implanatation Ion Implantation Bombardment of ions SOURCE Ions Electric Field Junction is where N = P Can also be used when doping N in N OXIDE BLOCK Wafer (Substrate)`

Diffusion & Ion Implantation Solid-in-solid high temperatures (1000 C) Distances covered are in um or nm Diffusion OXIDE BLOCK Wafer (Substrate)`

Mechanism , Models Substitutional (10-12 cm2/s) Interstitial replacement (10-6 cm2/s) Interstitial movement Substitutional preferred (better control) Au, Cu diffuse by interstitial mechanism B, P etc by substitutional mechanism Two ideal cases Constant source, limited source Using Fick’s First & second law J = Flux D - Diffusivity of A in B N- Concentration x - distance

Models Limited source Constant Source Dose Q = constant Approx by Delta Fn Constant Source Concentration at x=0 is No Complementary Error Function Total Dose Q

Models Constant Source Concentration at x=0 is No Important Parameter : Dt species, temp and time N0 Concentration Impurity 3 2 1 Distance from Surface

Models Limited Source Dose Q Important Parameter : Dt N0 Area under the curve is constant If you normalize, erfc drops faster than Gaussian Concentration Impurity 3 1 2 Distance from Surface

Diffusivity Diffusivity Follows Arrhenius behavior Wafer goes through heating cycles many times in the process Effective Diffusivity * time = sum (Diffusivity * time) Concept of thermal budget

Diffusion Max absorption (at a given temp) Usually quite high Good for emitter and collector, but not for base Not all dopant can contribute to electron/hole near solubility limit Solubility limit in the range of 10 20/cm3 at 1000o C Diffusion into silicon Faster on grain boundaries 10 times in poly silicon Diffusivity in SiO2 usually very low (Segregation occurs)

Junction Formation N Carrier Conc Impurity Conc P Jn Distance from surface

Diffusion: Drive In: Dopant re distribution Deposited dopant must be pushed into Si Re-distribution of dopant Oxidation of exposed Si to protect OXIDATION Dopant Diffusion *Dopant profile changes due to diffusion * Also due to preference for Oxide/Silicon: N-type piles up in Si, P-type depletes in Si

Diffusion: Steps Dep Diffusion OXIDE BLOCK 1.Pre Clean To remove particles Thin oxide grows OXIDE BLOCK 2.HF Etch To remove oxide Not too much! 3.Deposit (pre dep) Deposit enough to be higher than the solubility limit 4.Drive In High temp to enable diffusion inside Si Also forms SiO2 (with high dopant concentration) 2-STEP diffusion (usual) 5.Deglaze (HF Etch) Oxide may act as dopant source in future steps Removing highly doped oxide may be problem (for dry etch)

Diffusion: Dep: schematic Wafers are Horizontal Gas Flow Better Uniformity Less wafers per batch Vertical Poor Uniformity More wafers per batch (or can have smaller chamber) Gas Flow Dummy wafers placed in the beginning & end

Doping: Gas phase Dopant can be in Gas/Liquid/Solid state, but is typically carried using N2 in gaseous form *Carrier gas may be bubbled through liquid source *Carrier gas may pass over heated solid source * inert gas can provide volume to maintain laminar flow Chamber Carrier Gas (N2) + Source Reaction gas

Doping: Gas phase Reaction/Diffusion Limited Phosphorus oxy chloride Phosphine Arsenic Oxide Diborane Boron Tribromide

Solid phase Solid Source Slugs between wafers Lower through put Cleaning is issue (slugs can break) Safer to handle(no toxic vapor at room temp) Spin coating (with solvents) Similar to photo resist coating Cost of extra spin/bake steps thickness variations

Doping: Solid phase Phosphorous pentoxide Arsenic Oxide Antimony Tri Oxide Boron Trioxide Tri Methyl Borate (TMB)

Issues Side diffusion Maximum dopant concentration is near surface Increases with temperature/time Limits the space between devices Maximum dopant concentration is near surface ==> majority of current near surface (Surface tends to have max defects) ==> less control Dislocation generation (thermal drive in) Surface contamination (dep) Low dopant concentration and thin junction (small junction depth) are difficult At 0.18 um , junction depth is ~ 40 nm At 0.09 um, junction depth may be 20 nm

Issues: Side diffusion Side diffusion (Lateral Diffusion) BLOCK Wafer (Substrate)` Diffusion OXIDE BLOCK

Example of Real systems : Hitachi systems *Hitachi-Zestone VII *2m x 3m x 3m *300 mm wafer *one wafer at a time * lower thermal budget, * better control, uniformity * low throughput *Hitachi-Vertron V *1m x 3.5m x 3.3m *200 mm wafer *150 wafers at a time * higher thermal budget, * good control, uniformity * high throughput

Example of Real systems : Protemp Protemp system picture

Gettering To remove unwanted impurities Try to get them to the back of wafer Defects Ar implant Dep SiN/SiO2 (stress) Oxygen during crystal growth (intrinsic) High Conc P on back of wafer

Measurement Sheet Resistance (average) Four point probe, VDP (Van der Pauw) Bevel Interference Dye SIMS

Diffusion: Summary Diffusion Temp, Time, Thermal budget Doping (more important for older nodes) Relevant for all nodes 2 step (constant source, limited source) Solid/Liq/Gas

Ion Implantation “Somewhat similar” to Sputtering Dopant goes inside the silicon sputtering deposits on the surface Used for controlled doping concentration profile (depth) Equipment Mechanism Issues Summary

Equipment Schematic from © Peter van Zant

1. Ion Source Gas or solid source (no liquid source) Solid heated to obtain vapor (P2O5) effectively gas source Mass flow meters (to control the flow better) Gas usually Fluorine based Ionization chamber low pressure (milli/ micro torr) to ionize and minimize contamination heated filament (thermionic emission) positively charged ions created

2. Analyzing Selection, analyzing, mass analyzing, ion separation Similar to Mass Spectroscope Usually the second stage (before acceleration) Magnetic field to control the path Charge to Mass Ratio Some of the species from BF3 source Selection of B+

3. Acceleration Acceleration needed for implantation Positive ions accelerated with ring anodes Energy range: 5 keV for low, 2 MeV for high Medium current : 1 mA High current: 10 mA Current ~ Dose Beam Focus (magnetic/electric) SOI 100 mA High Current Oxygen High energy ==> high throughput few seconds per wafer 10 mA High Current Beam Current Low Energy High Energy Low Current 1 mA keV MeV Accln Energy

4. Scanning Beam size ~ 1 sqr cm Wafer size 200 mm or 300 mm Issues: neutral atoms need to be removed because... dose calculated by current integrator Electrical (beam) scanning & Mechanical (wafer) scanning Beam Scan:(medium current) beam moves outside the wafer for turn controlling XY plates may be destroyed by discharge Rotate wafer for uniformity Wafer scan: (high current) Beam shuttering: (electrical/mechanical) turn beam off when not on wafer

5. Target chamber End chamber low particle, high vacuum Wafer held on clamp (more particles) OR ESC (less particles) Anti-static devices on the chamber Integrate the current to measure dose For 2+ ions, divide by 2 and so on... Wafer charging: minimize by connecting wafer to ground (with a charge counter) dielectrics may get damaged use flood gun to provide electron (and count it in measurement)

Stopping cross section Electrons attract the +vely charged ions Nuclei repel the +vely charged ions Mechanism Inelastic collision: Electron (ionization) Nuclear (nuclear reactions) Elastic collision Electron Nuclear (atom substitution) Stopping cross section vs energy (plots from web) At low energy Nuclear collisions predominant At high energy electronic collisions predominant Variation in ‘stopping cross section’ Gaussian profile expected (projected range Rp)

Implantation Mask with Photoresist or oxide resist for medium and low energy, moderate dose high energy/high dose: increase in temp Resist re-flow Cross link (for organics) less soluble (stripping an issue) Faraday Cage Retain secondary electron from wafer Otherwise, wafer under dosed -Ve Bias e-

Issue: Transverse Straggle implant Gaussian OXIDE BLOCK Transverse Straggle (Diffraction) Even in implantation, dopants present in lateral direction

Channeling Some ions will move through “channels” without experiencing nuclear or electron collision for a “long” time ==> No Gaussian Profile

Channeling 1. Hold the wafer at an angle (~ 8 degree) Also causes “shadow” ==> increase transverse straggle(called undercut) BLOCK ==> Too much angle is also a problem Shadow Undercut

Channeling 2. Dep amorphous material on the top It has to be very thin and not stop ions implant OXIDE BLOCK 3. Damage top of wafer and make it amorphous (eg high energy silicon implant)

Channeling 4. Increase temperature ==> reduce channel cross section Channeling critical angle ~ (Z/E) 1/2 ==> Low energy implants more likely to channel

TED Transient Enhanced Diffusion ©Solid State Technology Damage during implantation ==> point defects (vacancies) interstitial silicon atoms reduced during anneal Channel dopant diffuse to surface ==> VT modification ©Solid State Technology

RTA Anneal to heal the damage Diffusion during anneal an issue High temp repair is faster than anneal Repair energy barrier 5 eV, diffusion barrier 3 or 4 eV 1. Adiabatic (laser, heats surface , < micro sec) profile control difficult (not used) 2. Thermal flux ( micro to 1 sec) laser, ebeam, flash lamp surface+bulk heating rapid cooling ==> point defects 3. Iso thermal (W-Halogen lamp) 30 sec (1100 C)

Diffusion vs Ion Implantation Dep+Diffusion: depends on chemical nature and solubility Implantation: on energy of ion beam Expensive Better Control of junction depth, dose, profile Less ‘transverse straggle’