Assaf Shacham, Keren Bergman, Luca P. Carloni Presented for HPCAN Session by: Millad Ghane NOCS’07.

Slides:



Advertisements
Similar presentations
Review of Topology and Access Techniques / Switching Concepts BSAD 141 Dave Novak Sources: Network+ Guide to Networks, Dean 2013.
Advertisements

Interconnection Networks: Flow Control and Microarchitecture.
QuT: A Low-Power Optical Network-on-chip
A Novel 3D Layer-Multiplexed On-Chip Network
Data and Computer Communications Eighth Edition by William Stallings Lecture slides by Lawrie Brown Chapter 10 – Circuit Switching and Packet Switching.
Review of Topology and Access Techniques / Switching Concepts BSAD 141 Dave Novak Sources: Network+ Guide to Networks, Dean 2013.
1 Message passing architectures and routing CEG 4131 Computer Architecture III Miodrag Bolic Material for these slides is taken from the book: W. Dally,
Module 3.4: Switching Circuit Switching Packet Switching K. Salah.
Optical Interconnects Speeding Up Computing Matt Webb PICTURE HERE.
Semester Copyright USM EEE442 Computer Networks The Data Link / Network Layer Functions: Switching En. Mohd Nazri Mahmud MPhil (Cambridge, UK)
1 Chapter 9 Computer Networks. 2 Chapter Topics OSI network layers Network Topology Media access control Addressing and routing Network hardware Network.
Firefly: Illuminating Future Network-on-Chip with Nanophotonics Yan Pan, Prabhat Kumar, John Kim †, Gokhan Memik, Yu Zhang, Alok Choudhary EECS Department.
IP I/O Memory Hard Disk Single Core IP I/O Memory Hard Disk IP Bus Multi-Core IP R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R R Networks.
William Stallings Data and Computer Communications 7th Edition
Issues in System-Level Direct Networks Jason D. Bakos.
1 Lecture 25: Interconnection Networks Topics: communication latency, centralized and decentralized switches, routing, deadlocks (Appendix E) Review session,
Optical Interconnects Speeding Up Computing Matt Webb PICTURE HERE.
Network Architecture for Cyberspace
1 25\10\2010 Unit-V Connecting LANs Unit – 5 Connecting DevicesConnecting Devices Backbone NetworksBackbone Networks Virtual LANsVirtual LANs.
COLUMBIA UNIVERSITY Interconnects Jim Tomkins: “Exascale System Interconnect Requirements” Jeff Vetter: “IAA Interconnect Workshop Recap and HPC Application.
RFAD LAB, YONSEI University IEEE TRANSACTIONS ON COMPUTERS, VOL. 57, NO. 9, SEPTEMBER 2008 Photonic Networks-on-Chip for Future Generations of Chip Multiprocessors.
Connecting LANs, Backbone Networks, and Virtual LANs
Switching, routing, and flow control in interconnection networks.
1 Introduction to Optical Networks. 2 Telecommunications Network Architecture.
Chapter 1: Overview Lecturer: Alias Mohd Telecommunications Department Faculty of Electrical Engineering UTM SET 4573: Data Communication and Switching.
Photonic Networks on Chip Yiğit Kültür CMPE 511 – Computer Architecture Term Paper Presentation 27/11/2008.
ROBERT HENDRY, GILBERT HENDRY, KEREN BERGMAN LIGHTWAVE RESEARCH LAB COLUMBIA UNIVERSITY HPEC 2011 TDM Photonic Network using Deposited Materials.
Communication Networks
On-Chip Networks and Testing
Introduction to Interconnection Networks. Introduction to Interconnection network Digital systems(DS) are pervasive in modern society. Digital computers.
Data and Computer Communications Eighth Edition by William Stallings Lecture slides by Lawrie Brown Chapter 10 – Circuit Switching and Packet Switching.
High-Performance Networks for Dataflow Architectures Pravin Bhat Andrew Putnam.
CS 447 Networks and Data Communication
Déjà Vu Switching for Multiplane NoCs NOCS’12 University of Pittsburgh Ahmed Abousamra Rami MelhemAlex Jones.
QoS Support in High-Speed, Wormhole Routing Networks Mario Gerla, B. Kannan, Bruce Kwan, Prasasth Palanti,Simon Walton.
Internetworking – What is internetworking? Connect multiple networks of one or more organizations into a large, uniform communication system. The resulting.
Circuit & Packet Switching. ► Two ways of achieving the same goal. ► The transfer of data across networks. ► Both methods have advantages and disadvantages.
Data and Computer Communications Chapter 10 – Circuit Switching and Packet Switching (Wide Area Networks)
1 Optical Burst Switching (OBS). 2 Optical Internet IP runs over an all-optical WDM layer –OXCs interconnected by fiber links –IP routers attached to.
 Circuit Switching  Packet Switching  Message Switching WCB/McGraw-Hill  The McGraw-Hill Companies, Inc., 1998.
Data and Computer Communications Circuit Switching and Packet Switching.
CS 8501 Networks-on-Chip (NoCs) Lukasz Szafaryn 15 FEB 10.
Computer Security Workshops Networking 101. Reasons To Know Networking In Regard to Computer Security To understand the flow of information on the Internet.
Silicon Nanophotonic Network-On-Chip Using TDM Arbitration
Lect1..ppt - 01/06/05 CDA 6505 Network Architecture and Client/Server Computing Lecture 4 Frame Relay by Zornitza Genova Prodanoff.
Anshul Kumar, CSE IITD ECE729 : Advanced Computer Architecture Lecture 27, 28: Interconnection Mechanisms In Multiprocessors 29 th, 31 st March, 2010.
BZUPAGES.COM Presentation On SWITCHING TECHNIQUE Presented To; Sir Taimoor Presented By; Beenish Jahangir 07_04 Uzma Noreen 07_08 Tayyaba Jahangir 07_33.
McGraw-Hill©The McGraw-Hill Companies, Inc., 2004 Connecting Devices CORPORATE INSTITUTE OF SCIENCE & TECHNOLOGY, BHOPAL Department of Electronics and.
HPEC 2007, Lexington, MA18-20 September, 2007 On-Chip Photonic Communications for High Performance Multi-Core Processors Keren Bergman, Luca Carloni, Columbia.
 Describe the basic and hybrid LAN physical topologies and their uses, advantages, and disadvantages  Describe the backbone structures that form the.
WAN Transmission Media
Hybrid Optoelectric On-chip Interconnect Networks Yong-jin Kwon 1.
Delay in packet switched network. Circuit switching In Circuit switched networks the resources needed along a path (buffers and link transmission rate)
Virtual-Channel Flow Control William J. Dally
1 Lecture 24: Interconnection Networks Topics: communication latency, centralized and decentralized switches, routing, deadlocks (Appendix F)
Effective bandwidth with link pipelining Pipeline the flight and transmission of packets over the links Overlap the sending overhead with the transport.
Building manycore processor-to-DRAM networks using monolithic silicon photonics Ajay Joshi †, Christopher Batten †, Vladimir Stojanović †, Krste Asanović.
Network-on-Chip Paradigm Erman Doğan. OUTLINE SoC Communication Basics  Bus Architecture  Pros, Cons and Alternatives NoC  Why NoC?  Components 
Data and Computer Communications Ninth Edition by William Stallings Chapter 10 – Circuit Switching and Packet Switching Data and Computer Communications,
Unit 1:Frame Relay.
Packet Switching Datagram Approach Virtual Circuit Approach
Exploring Concentration and Channel Slicing in On-chip Network Router
Azeddien M. Sllame, Amani Hasan Abdelkader
Gilbert Hendry Johnnie Chan, Daniel Brunina,
Analysis of a Chip Multiprocessor Using Scientific Applications
Chapter 4 Frame Relay Chapter 4 Frame Relay.
Leveraging Optical Technology in Future Bus-based Chip Multiprocessors
Network Architecture for Cyberspace
Integrated Optical Wavelength Converters and Routers for Robust Wavelength-Agile Analog/ Digital Optical Networks Daniel J. Blumenthal (PI), John E. Bowers,
Presentation transcript:

Assaf Shacham, Keren Bergman, Luca P. Carloni Presented for HPCAN Session by: Millad Ghane NOCS’07

 Scaling Transistor Speed and Integrity  Tighter Logic  Power Dissipation  Increasing Number of Cores per Chip  Bottleneck: Global Intrachip Communications ▪ Bandwidth ▪ Power  Performance-per-watt

 Low Power Dissipation  Ultra-high Throughput  Minimal Latency  End-to-end Transmission  No Repeating  No Regeneration  No Buffering A silicon ring resonator

 Photonic Interconnection  High Bandwidth Messages  Electronic Interconnection  Low Bandwidth Messages  Short Control Messages

 Advantages  Bit-rate Transparency ▪ Not Switching by Every Bit of Data ▪ Switching Once per Message  Low Loss in Optical Waveguide ▪ Independence of Transmission Distance  Disadvantages  No Storage Element  E/O and O/E Conversions ▪ Off-chip Lasers

D D S Sending path-setup packet Electronic Network Optic Network S

D S D S Sending optical packet

D S D S Sending path-teardown packet

D S D S Sending path-blocked packet path-teardown packet

70 µm Photonic Switching Element Electrical Router

 No Injection/Ejection Port  Not Deadlock-Free  Wide Turns

Injection Torus Address Ejection Gateway Switch Injection Switch Ejection Switch Torus Network Nodes Access Points Address Format

 Injection-Ejection Blocking  [previous slide]  Intra-dimentional Blocking (Torus Network)  Virtual Channel Flow Control ▪ Circuit Switching  terminate-on-timeout packet

 POINTS Simulator  Based on OMNET++  36-core CMP  6x6 planar  Chip size: 20 x 20 mm  Uniform Traffic  3 Cases  Deadlock  Message Size Optimization  Increasing Path Diversity 2

 Long path-setup latency  Nonoseconds  Super fast transmission Overhead Ratio:

 Message Duration: 50ns  Message Size: 2KB Suitable for DMA Trans

 PD=2  Less Hardware  Less Overhead Difference